## US00RE48290E # (19) United States # (12) Reissued Patent Lee et al. # (10) Patent Number: US RE48,290 E # (45) Date of Reissued Patent: \*Oct. 27, 2020 # (54) THIN FILM TRANSISTOR ARRAY PANEL (71) Applicant: Samsung Display Co., Ltd., Yongin-si (KR) (72) Inventors: Je Hun Lee, Seoul (KR); Jun Ho Song, Seongnam-si (KR); Yun Jong Yeo, Seoul (KR); Hwa Dong Jung, Seoul (KR) (73) Assignee: Samsung Display Co., Ltd., Yongin-si (KR) (\*) Notice: This patent is subject to a terminal disclaimer. (21) Appl. No.: 16/130,107 (22) Filed: Sep. 13, 2018 ### Related U.S. Patent Documents Reissue of: (64) Patent No.: 9,455,333 Issued: Sep. 27, 2016 Appl. No.: 14/809,830 Filed: Jul. 27, 2015 U.S. Applications: (63) Continuation of application No. 13/683,468, filed on Nov. 21, 2012, now Pat. No. 9,093,540. # (30) Foreign Application Priority Data Jun. 4, 2012 (KR) ...... 10-2012-0059605 (51) Int. Cl. H01L 29/786 (2006.01) H01L 29/66 (2006.01) (Continued) (52) **U.S. Cl.**CPC .... *H01L 29/7869* (2013.01); *H01L 21/02205* (2013.01); *H01L 21/2686* (2013.01); (Continued) ## (58) Field of Classification Search CPC ....... H01L 29/66742; H01L 29/66969; H01L 29/7869; H01L 29/86; H01L 21/02205; (Continued) ### (56) References Cited ### U.S. PATENT DOCUMENTS 4,876,582 A 10/1989 Janning 4,979,006 A 12/1990 Tanaka et al. (Continued) #### FOREIGN PATENT DOCUMENTS CN 1578551 2/2005 CN 1607639 4/2005 (Continued) # OTHER PUBLICATIONS Office Action dated Sep. 11, 2019, issued in Korean Patent Application No. 10-2019-0045552. (Continued) Primary Examiner — Tuan H. Nguyen (74) Attorney, Agent, or Firm — H.C. Park & Associates # (57) ABSTRACT A thin film transistor array panel includes a substrate, a light blocking film disposed on the substrate, a buffer layer covering the light blocking film, and a channel region disposed on the buffer layer. A source region and a drain region are disposed in the same layer as the channel region. A gate insulating layer is disposed on the channel region, and a gate electrode overlaps the channel region, with the gate insulating layer interposed between the gate electrode and the channel region. A passivation layer is disposed on the gate electrode, the source region, the drain region, and the buffer layer. A source electrode and a drain electrode are disposed on the passivation layer, wherein the channel region, the source region, and the drain region comprise an oxide semiconductor, and wherein a carrier concentration of the source region and the drain region is larger than in the channel region. ## 17 Claims, 25 Drawing Sheets # US RE48,290 E Page 2 | (51) | Int. Cl. | | | | 2005/ | 0074963 | A1 | | Fujii et al. | | |---------------|-------------------------|---------------|-----------------|--------------------------------------|----------|--------------------|------------------|---------|------------------------------------|----------------| | ` ′ | H01L 2 | 1/308 | | (2006.01) | | 0148123 | | | Mao-Tsum | | | | H01L 2 | | | (2006.01) | | 0275038 | | | Shih et al. | | | | H01L 2 | | | | 2007/ | 0159565 | Al* | 7/2007 | Segawa | | | | | | | (2006.01) | 2007/ | 0070400 | A 1 | 12/2007 | TT' | 349/38 | | | H01L2 | | | (2006.01) | | 0278490 | | 12/2007 | | <sub>~</sub> 1 | | | H01L 2 | | | (2006.01) | | 0287237<br>0102550 | | | Rockenberger et<br>Kook | | | | H01L 2 | | | (2006.01) | 2000/ | 0102330 | 7 1 1 | 3/2000 | IXOOK | 438/34 | | | H01L 2 | | | (2006.01) | 2008/ | 0258141 | A1 | 10/2008 | Park et al. | 150,51 | | | H01L 2 | 1/02 | | (2006.01) | | 0065771 | | 3/2009 | Iwasaki et al. | | | | H01L 2 | 9/86 | | (2006.01) | 2010/ | 0090208 | A1* | 4/2010 | Moon | H01L 29/78678 | | (52) | U.S. Cl. | • | | | | | | | | 257/40 | | ` / | CPC | H0 | <i>1L 21/28</i> | 247 (2013.01); H01L 21/3086 | | 0155718 | | | Kirita et al. | | | | | | | 01L 27/1214 (2013.01); H01L | | 0155719 | | - | Sakata et al. | | | | | ` | 7. | 3.01); <i>H01L 29/401</i> (2013.01); | | 0289020 | | | Yano et al. | | | | • | | • | 56 (2013.01); H01L 29/66742 | | 0295037<br>0001135 | | | Hironaka<br>Chou et al. | | | | , | | | | | 0001133 | | | Yamazaki et al. | | | | • | ` | , , | 1L 29/66969 (2013.01); H01L | | 0017990 | | | Son et al. | | | ( <b>=</b> 0) | | | ` | 13.01); <i>H01L 29/86</i> (2013.01) | | 0062861 | | | Lee | . H01L 27/3272 | | (58) | | | | n Search | | | | | | 313/504 | | | CPC | Н | 101L 21/2 | 2686; H01L 221/28247; H01L | 2011/ | 0121400 | <b>A</b> 1 | 5/2011 | Larrieu et al. | | | | | | | 21/3086 | | 0163310 | | | Park et al. | | | | See app | licatio | on file fo | r complete search history. | | 0168993 | | | Jeon et al. | | | | | | | | | 0215305 | | | Kim et al. | | | (56) | | | Referen | ces Cited | | 0227063<br>0240998 | | | Shieh et al.<br>Morosawa et al. | | | ` / | | | | | | 0240998 | | | Iwasaki et al. | | | | • | U.S. I | PATENT | DOCUMENTS | | 0284846 | | | Endo et al. | | | | | | | | | 0291096 | | | Ryoo et al. | | | | 5,017,983 | A * | 5/1991 | Wu H01L 29/6675 | 2011/ | 0297945 | A1 | 12/2011 | Jung et al. | | | | 5 222 211 | <b>.</b> 4 | 0/1002 | 257/365 | | 0146017 | | 6/2012 | | | | | 5,233,211 | A * | 8/1993 | Hayashi G02F 1/136209 | | 0161121 | | | Yamazaki<br>Yamazalai | | | | 5 367 180 | A * | 11/1004 | 257/347<br>Asai H01L 29/402 | | 0161123<br>0161125 | | - | Yamazaki<br>Yamazaki | | | | 5,507,100 | 71 | 11/1/27 | 257/488 | | 0217493 | | | Lee et al. | | | | 5,637,512 | A | 6/1997 | Miyasaka et al. | | | | | Park et al. | | | | , , | | | Kubota G09G 3/3677 | 2012/ | 0315730 | <b>A</b> 1 | 12/2012 | Koezuka et al. | | | | | | | 257/291 | | 0001579 | | | _ | | | | | | | Noguchi et al. | | 0009145 | | | Jeon et al. | | | | , , | | | Yamazaki | | 0023086 | | | Chikama et al. | | | | 6,542,205 | B2 * | 4/2003 | Ohtani | | 0037793 | | | Pan et al. | | | | 6 882 102 | D2* | 4/2005 | 349/110<br>Yamazaki H01L 51/5203 | | 0043469<br>0153910 | | | Kawamura et al.<br>Yamazaki et al. | | | | 0,882,102 | DZ · | 4/2003 | 313/504 | | 0133910 | | | Yamazaki et al. | | | | 6,998,283 | B2 * | 2/2006 | Kim G02F 1/134363 | | 0264568 | | | Tomida et al. | | | | - , , | | | 257/E29.282 | | 0280859 | | | Kim et al. | | | | 7,045,818 | B2 | 5/2006 | Jinno et al. | 2013/ | 0299826 | A1 | 11/2013 | Sakata et al. | | | | 7,335,917 | B2 * | 2/2008 | Koo H01L 21/02422 | 2013/ | 0300968 | A1* | 11/2013 | Okajima | G02F 1/136209 | | | | <b>5.6</b> .1 | 0 (2000 | 257/368 | | | | | | 349/43 | | | 7,411,215 | B2 * | 8/2008 | Hayakawa H01L 27/12 | | 0334530 | | | Katoh et al. | | | | 7 414 267 | D2 * | 9/2009 | Vomozolci CO2E 1/126212 | | 0341629 | | | Seo et al. | | | | 7,414,207 | DZ · | 8/2008 | Yamazaki G02F 1/136213<br>257/296 | | 0054588 | | | Maeda et al. | | | | 7,420,214 | B2 * | 9/2008 | Adachi H01L 27/12 | ZU13/1 | 0072470 | Al | 3/2013 | Yamazaki et al. | | | | , — - <del>,— - •</del> | _ | | 257/228 | | EOI | SEIC. | N DATE | NT DOCUMEN | TC | | | | | | Noguchi et al. | | TOI | XLIU. | IN IAIC | NI DOCUMEN | 10 | | | 7,821,065 | B2 * | 10/2010 | Murakami G02F 1/13454 | CN | 1 | 01764 | 064 | 6/2010 | | | | | | | 257/347 | CN | | 01894 | | 11/2010 | | | | 8,071,985 | B2 * | 12/2011 | Sakurai G02F 1/136213 | JP | | 3489 | 217 | 4/1996 | | | | 0 164 153 | Da | 4/2012 | 257/71 | JP | | 8-181 | | 7/1996 | | | | 8,164,152<br>8,188,472 | | | Lee et al.<br>Park et al. | JP | | 10209 | | 8/1998 | | | | 8,273,600 | | | Shieh et al. | JP<br>JP | | )6-108<br>)7-220 | | 4/2006 | | | | 8,283,671 | | | Kim et al. | JР | | )7-220<br>)7-250 | | 8/2007<br>9/2007 | | | | 8,350,621 | | | Yamazaki H01L 27/1225 | JР | | )8-083 | | 4/2008 | | | | | | | 327/108 | JP | | 9-528 | | 8/2009 | | | | 8,389,989 | B2 | 3/2013 | Yamazaki H01L 27/1225 | JP | | 0-040 | | 2/2010 | | | | 0.660.615 | D2 | 0/0011 | 257/43 | JP | | 0-166 | | 7/2010 | | | | 8,653,517 | | | Kawamura et al. | JP | | 0-272 | | 12/2010 | | | | 8,735,883<br>8,883,554 | | | Kim et al.<br>Sakata et al. | JP<br>JP | | )11-35<br> 1-519 | | 2/2011<br>6/2011 | | | | 8,900,916 | | | Yamazaki et al. | JP<br>JP | | 11-319<br>11-222 | | 11/2011 | | | | 9,859,437 | | | Morosawa H01L 29/41733 | JР | | 1-228 | | 11/2011 | | | | 2/0030189 | | | Ishikawa G02F 1/1368 | JP | | 2-009 | | 1/2012 | | | | <b>-</b> / <b>-</b> - · | | <u> – </u> | 257/59 | JP | | 2-104 | | 5/2012 | | | 200: | 5/0014379 | A1 | 1/2005 | Choi et al. | JP | 201 | 3-016 | 782 | 1/2013 | | | | | | | | | | | | | | # (56) References Cited # FOREIGN PATENT DOCUMENTS | JP | WO2011/125940 | 7/2013 | |----|-----------------|---------| | KR | 10-0214460 | 5/1999 | | KR | 10-0328847 | 3/2002 | | KR | 10-0809750 | 10/2002 | | KR | 10-2005-0001253 | 1/2005 | | KR | 10-2006-0114228 | 11/2006 | | KR | 1020090127687 | 12/2009 | | KR | 10-2010-0025837 | 3/2010 | | WO | 2007/142167 | 12/2007 | | WO | 2009/075281 | 6/2009 | | WO | 2009/136095 | 11/2009 | # OTHER PUBLICATIONS Non Final Office Action issued on Feb. 6, 2014, in U.S. Appl. No. 13/683,468. Final Office Action issued on Jun. 2, 2014, in U.S. Appl. No. 13/683,468. Non Final Office Action issued on Oct. 7, 2014, in U.S. Appl. No. 13/683,468. Non Final Office Action issued on Dec. 3, 2014, in U.S. Appl. No. 13/683,468. Notice of Allowance issued on Mar. 20, 2015, in U.S. Appl. No. 13/683,468. <sup>\*</sup> cited by examiner FIG.1 FIG.2A FIG.2B FIG.3A FIG.3B FIG.4A FIG.4B FIG.6 FIG.7 FIG.9 FIG. 10 FIG. 12 FIG.13 FIG. 14 FIG.15 FIG. 16 FIG.17 FIG.18 FIG.19 0000000 9220 0000000 20000000 0000000 00000000 0000000 0000000 0000000 FIG.29 # FIG.30 ## THIN FILM TRANSISTOR ARRAY PANEL Matter enclosed in heavy brackets [] appears in the original patent but forms no part of this reissue specification; matter printed in italics indicates the additions made by reissue; a claim printed with strikethrough indicates that the claim was canceled, disclaimed, or held invalid by a prior post-patent action or proceeding. # CROSS-REFERENCE TO RELATED APPLICATION This Continuation Reissue application is a continuation of U.S. Pat. No. 14/809,830, filed on Jul. 27, 2015, issued as <sup>15</sup> U.S. Pat. No. 9,455,333, which is a Continuation of prior U.S. patent application Ser. No. 13/683,468, filed on Nov. 21, 2012, issued as U.S. Pat. No. 9,093,540, which claims priority from and the benefit of Korean Patent Application No. 10-2012-0059605, filed on Jun. 4, 2012, which are hereby incorporated by reference for all purposes as if fully set forth herein. ### BACKGROUND OF THE INVENTION # 1. Field of the Invention The present invention relates to a thin film transistor, a thin film transistor array panel, and a manufacturing method thereof. ## 2. Description of the Related Art A thin film transistor (TFT) has been used in various electronic devices such as a flat panel display. For example, a thin film transistor has been used as a switching element or a driving element for a flat panel display such as a liquid 35 crystal display (LCD), an organic light emitting, diode (OLED) display, and an electrophoretic display. Typically, a thin film transistor includes a gate electrode connected to a gate line transmitting a scanning signal, a source electrode connected to a data line transmitting a 40 signal applied to a pixel electrode, a drain electrode facing the source electrode, and a semiconductor electrically connected to the source electrode and the drain electrode. For higher TFT performance, fabricating transistor from thin film of a semiconductor is an important factor in 45 determining characteristics of the thin film transistor. The semiconductor typically includes silicon (Si). The silicon can be divided into amorphous silicon and polysilicon according to a crystallization type, wherein the amorphous silicon has a simple manufacturing process, but has low 50 charge mobility such that there is a limit in manufacturing a high performance thin film transistor using the amorphous silicon, while the polysilicon has high charge mobility, but additional, complicated processes of crystallizing the polysilicon may be required, thereby increasing the manufacturing ing time and cost. To compensate weakness and benefit for the amorphous silicon and the polysilicon, various approaches have been tried for making a thin film transistor using an oxide semiconductor having higher electron mobility than the 60 amorphous silicon, a high on/off ratio, and high uniformity, but a lower cost than the polysilicon. However, if parasitic capacitance is generated between the gate electrode and the source electrode or the drain electrode of the thin film transistor, a characteristic of the 65 thin film transistor as the switching element may be deteriorated despite the above various approaches. 2 The above information disclosed in this Background section is only for enhancement of understanding of the background of the invention and therefore it may contain information that does not form the prior art that is already known in this country to a person of ordinary skill in the art. ## SUMMARY OF THE INVENTION The present invention relates to improving a characteristic of a thin film transistor including an oxide semiconductor. Also, the present invention relates to reducing a kickback voltage caused by a parasitic capacitance in a thin film transistor array panel including a thin film transistor and a signal delay. Exemplary embodiments of the present invention provide a thin film transistor. The thin film transistor includes a gate electrode. The transistor also includes a gate insulating layer positioned on or under the gate electrode. The transistor includes a channel region overlapping the gate electrode, the gate insulating layer interposed between the channel region and the gate electrode. The transistor includes a source region and a drain region, facing each other with respect to the channel region, disposed in the same layer as the channel region, and connected to the channel region, wherein the channel region, the source region, and the drain region comprise an oxide semiconductor, and wherein a carrier concentration of the source region and the drain region is larger than a carrier concentration of the channel region. Exemplary embodiments of the present invention provide a method of manufacturing a thin film transistor array panel. The method includes forming a gate electrode on an insulation substrate. The method also includes depositing a gate insulating layer on the gate electrode. The method includes forming a semiconductor pattern on the gate insulating layer. The method includes forming an etch stopper intersecting and overlapping the semiconductor pattern on the semiconductor pattern. The method includes treating an exposed portion of the semiconductor pattern, thereby forming a source region and a drain region in the exposed portion of the semiconductor pattern, wherein a carrier concentration of the source region and the drain region is larger than a carrier concentration of the channel region, the channel region being a portion of the semiconductor pattern covered by the etch stopper. Exemplary embodiments of the present invention provide a method of manufacturing a thin film transistor array panel. The method includes forming a semiconductor pattern comprising an oxide semiconductor on an insulation substrate. The method includes depositing an insulating material on the semiconductor pattern to form an insulating material layer. The method also includes forming a gate electrode on the insulating material layer. The method includes patterning the insulating material layer by using the gate electrode as an etching mask to form a gate insulating layer and to expose a portion of the semiconductor pattern. The method includes treating the exposed semiconductor pattern to form a channel region covered by the gate electrode, and to form a source region and a drain region facing each other with respect to the channel region, wherein a carrier concentration of the source region and the drain region is larger than a carrier concentration of the channel region. According to exemplary embodiments of the present invention, parasitic capacitance between the gate electrode of the thin film transistor and the source region or the drain region of the semiconductor layer may be decreased and the characteristic of the thin film transistor may be improved. Also, in the thin film transistor array panel including the thin film transistor, a kickback voltage may be reduced and a signal delay and a distortion may be reduced. It is to be understood that both the foregoing general description and the following detailed description are exemplary and explanatory and are intended to provide further 5 explanation of the invention as claimed. # BRIEF DESCRIPTION OF THE DRAWINGS - FIG. 1 is a cross-sectional view of a thin film transistor array panel according to exemplary embodiments of the present invention, - FIG. 2A is a cross-sectional view of a thin film transistor array panel according to exemplary embodiments of the present invention, - FIG. 2B is a top plan view of the thin film transistor array panel shown in FIG. 2A, - FIG. 3A is a cross-sectional view of a thin film transistor array panel according to exemplary embodiments of the present invention, - FIG. 3B is a top plan view of the thin film transistor array panel shown in FIG. 3A, - FIG. 4A is a cross-sectional view of a thin film transistor array panel according to exemplary embodiments of the 25 present invention, - FIG. 4B is a top plan view of the thin film transistor array panel shown in FIG. 4A, - FIG. **5** is a cross-sectional view sequentially showing a manufacturing method of a thin film transistor array panel 30 according to exemplary embodiments of the present invention, - FIG. 6 is a cross-sectional view of a thin film transistor array panel according to exemplary embodiments of the present invention, - FIG. 7 is a top plan view of the thin film transistor array panel shown in FIG. 6, - FIG. **8** is a cross-sectional view sequentially showing a manufacturing method of a thin film transistor array panel according to exemplary embodiments of the present invention, - FIG. 9 is a cross-sectional view of a thin film transistor array panel according to exemplary embodiments of the present invention, - FIG. 10 is a top plan view of the thin film transistor array 45 panel shown in FIG. 9, - FIG. 11 is a cross-sectional view sequentially showing a manufacturing method of the thin film transistor array panel shown in FIG. 9 and FIG. 10 according to an exemplary embodiment of the present invention, - FIG. 12 is a cross-sectional view of a thin film transistor array panel according to exemplary embodiments of the present invention, - FIG. 13 is a cross-sectional view (a) and a top plane view (b) of a thin film transistor array panel according to exem- 55 plary embodiments of the present invention, - FIG. 14 to FIG. 19 are cross-sectional views showing an exemplary manufacturing process of the thin film transistor array panel shown in FIG. 13 according to exemplary embodiments of the present invention, - FIG. 20 is a cross-sectional view of a thin film transistor array panel according to exemplary embodiments of the present invention, and - FIG. 21 to FIG. 28 are cross-sectional views sequentially showing an exemplary manufacturing process of the thin 65 film transistor array panel shown in FIG. 20 according to exemplary embodiments of the present invention. 4 FIGS. 29 and 30 are flowcharts of processes for manufacturing a thin film transistor array panel according to exemplary embodiments of the present invention. # DETAILED DESCRIPTION OF THE EMBODIMENTS The present invention will be described more fully hereinafter with reference to the accompanying drawings, in which exemplary embodiments of the invention are shown. As those skilled in the art would realize, the described embodiments may be modified in various different ways, all without departing from the spirit or scope of the present invention. In the drawings, the thickness of layers, films, panels, and regionsmay be exaggerated for clarity. Like reference numerals designate like elements throughout the specification. It will be understood that when an element such as a layer, film, region, or substrate is referred to as being "on" another element, it can be directly on the other element or intervening elements may also be present. In contrast, when an element is referred to as being "directly on" another element, there are no intervening elements present. It will be understood that when an element or layer is referred to as being "on" or "connected to" another element or layer, it can be directly on or directly connected to the other element or layer, or intervening elements or layers may be present. In contrast, when an element or layer is referred to as being "directly on" or "directly connected to" another element or layer, there are no intervening elements or layers present. It will be understood that for the purposes of this disclosure, "at least one of X, Y, and Z" can be construed as X only, Y only, Z only, or any combination of two or more items X, Y, and Z (e.g., XYZ, XYY, YZ, ZZ). FIG. 1 is a cross-sectional view of a thin film transistor array panel according to exemplary embodiments of the present invention. A gate line 121 including a gate electrode 124 may be positioned on a substrate 110 including an insulating material such as plastic or glass. The gate line 121 (FIG. 2B) can transmit a gate signal including a gate-on voltage Von and a gate-off voltage Voff. The gate line **121** may be made of a material such as an aluminum-based metal of aluminum (Al) or aluminum alloys, a silver-based metal of silver (Ag) or silver alloys, a copper-based metal of copper (Cu) or copper alloys, a molybdenum-based metal of molybdenum (Mo) or molybdenum alloys, chromium (Cr), tantalum (Ta), and titanium (Ti). In an example, the gate line **121** may be made of a multilayered structure including at least two conductive layers having different physical properties. A gate insulating layer 140 may be formed on the gate line 121. The gate insulating layer 140 may include an insulating material such as silicon oxide $(SiO_x)$ , silicon nitride $(SiN_x)$ , or silicon oxynitride (SiON). The gate insulating layer 140 may be formed through a sputtering method. A semiconductor layer including a channel region 154, a source region 153, and a drain region 155 may be formed on the gate insulating layer 140. The channel region 154 overlaps the gate electrode 124. A boundary between the channel region 154 and the source region 153 or the drain region 155 may be substantially aligned with an edge boundary of the gate electrode 124, or may be positioned inside or outside the edge boundary of the gate electrode 124. For example, the characteristic of the edge boundary of the channel region 154 being substantially aligned with the edge boundary of the gate electrode 124. may improve a characteristic of the thin film transistor and preventing signal delay in the thin film transistor array panel. The channel region 154 may include an oxide semiconductor. The oxide semiconductor as a metal oxide semiconductor may be formed of an oxide of a metal such as zinc 5 (Zn), indium (In), gallium (Ga), tin (Sn), and titanium (Ti), or the metal such as zinc (Zn), indium (In), gallium (Ga), tin (Sn), titanium (Ti), and the oxide combination thereof. For example, the oxide semiconductor material may include at least one of zinc oxide (ZnO), zinc-tin oxide (ZTO), zincindium oxide (ZIO), indium oxide (InO), titanium oxide (TiO), indium-gallium-zinc oxide (IGZO), and indium-zinctin oxide (IZTO). positioned on both sides with respect to the channel region 154 and are separated from each other. By way of configuration, the source region 153 and the drain region 155 may overlap the gate electrode 124. Alternatively, for example, the source region 153 and the drain region 155 may not 20 overlap the gate electrode 124 The source region 153 and the drain region 155 are physically and electrically connected to the channel region **154**. In some examples, the source region 153 and the drain 25 region 155 include the oxide semiconductor forming the channel region 154, however a carrier concentration of the source region 153 and the drain region 155 may be different from the carrier concentration of the channel region **154**. For example, when the carrier concentration of the channel region 154 is less than $10^{18}$ units/cm<sup>3</sup>, the carrier concentration of the source region 153 and the drain region 155 is equal to or more than $10^{18}$ units/cm<sup>3</sup>. As an exemplary embodiment, a gradient of the carrier concentration may be formed in the boundary between the source region 153 or the drain region 155 and the channel region 154. According to exemplary embodiments of the present invention, the source region 153 and the drain region 155 may include the oxide semiconductor forming the channel 40 region 154 and a reduced oxide semiconductor. For example, the source region 153 and the drain region 155 may include the oxide semiconductor and at least one of fluorine (F), hydrogen (H), and sulfur (S). In this example, a concentration of at least one of fluorine (F), hydrogen (H), 45 and sulfur (S) included in the source region 153 and the drain region 155 may be equal to or more than $10^{15}$ units/cm<sup>3</sup>. The gradient of at least one concentration of fluorine (F), hydrogen (H), and sulfur (S) may be formed in the boundary between the source region 153 or the drain 50 region 155 and the channel region 154. The source region 153 and the drain region 155 may be formed by reducing the oxide semiconductor forming the channel region **154** by a plasma treatment. For example, the oxide semiconductor may be doped with at least one of 55 fluorine (F), hydrogen (H), and sulfur (S) by using a gas including at least one of fluorine (F), hydrogen (H), and sulfur (S) in a chamber, thereby forming the source region 153 and the drain region 155 according to exemplary embodiments of the present invention. The oxide semiconductor may be an n-type semiconductor such that the source region 153 and the drain region 155 doped with at least one gas among fluorine (F), hydrogen (H), and sulfur (S) become n+ layers. In this example, the source region 153 and the drain region 155 function as 65 ohmic contacts between the electrode and the semiconductor layer. According to exemplary embodiments, the source region 153 and the drain region 155 may function as a source electrode and a drain electrode having conductivity. An etch stopper (referred to as an etching preventing layer) 164 may be formed on the channel region 154. Right and left edge boundaries of the etch stopper 164 may be substantially aligned with the right and left edge boundaries of the channel region 154. Accordingly, the etch stopper 164 may not substantially overlap the source region 153 or the 10 drain region 155. The etch stopper 164 may cover the channels of the semiconductor 154 such that damage to the channel of the thin film transistor by the etchant may be prevented in following processes. For example, the etch stopper 164 can The source region 153 and the drain region 155 are 15 prevent an impurity such as hydrogen (H) from being diffused into the semiconductor **154** from an insulating layer of a passivation layer 180 positioned on the semiconductor 154 or the outside, thereby preventing a change of the characteristics of the semiconductor 154. > In some examples, the thickness of the etch stopper 164 may be equal to or less than about 3000 Å, and the etch stopper 164 may be formed of the inorganic layer including at least one material of SiO<sub>x</sub>, SiN<sub>x</sub>, SiOC<sub>x</sub>, and SiON<sub>x</sub>, or the organic layer including the organic material or a polymer organic material. > When the source region 153 and the drain region 155 perform the function of the source electrode and the drain electrode, the gate electrode 124 and the source region 153 and drain region 155 of the semiconductor layer form a thin film transistor (TFT) along with the channel region 154, and a channel of the thin film transistor may be formed in the channel region 154. > A channel length L of the thin film transistor may be defined by a distance between the source region 153 and the drain region 155, that is, a horizontal direction width of the channel region 154. Also, a channel width (not shown) of the thin film transistor may be defined by a length of the boundary between the source region 153 or the drain region 155 and the channel region 154. According to exemplary embodiments of the present invention, the channel length L of the thin film transistor depends on the horizontal direction width of the etch stopper 164, and when forming the etch stopper 164 by a photolithography process, the channel length L may be reduced to an exposure limit of a light exposer. For example, when the exposure limit of the light exposer is about 3 µm, the channel length (L) of the thin film transistor may be reduced to about 3 µm such that mobility of the thin film transistor may be increased, thereby improving the characteristic of the thin film transistor. Also, according to exemplary embodiments of the present invention, the channel length L of the thin film transistor is the about same as the horizontal direction width of the etch stopper 164 such that the channel length L of the thin film transistor may be controlled by controlling the horizontal direction width of the etch stopper 164. Accordingly, the position of the boundary between the channel region 154 and the source region 153 or the drain region 155 for the edge boundary of the gate electrode 124 may be determined. It is contemplated that the boundary between the channel region 154 and the source region 153 or the drain region 155 substantially aligned with or is positioned outside the edge boundary of the gate electrode 124, the source region 153 and the drain region 155 do not substantially overlap the gate electrode 124 such that the parasitic capacitance between the gate electrode 124 and the source region 153 or the drain region 155 may be remarkably reduced. Accordingly, in the thin film transistor array panel, the kickback voltage by the parasitic capacitance between the gate electrode 124 and the source region 153 or the drain region 155, and the signal delay or a distortion, may be reduced. Accordingly, power consumption may be reduced, the thickness of a signal transmitting wiring (not shown) such as the data line may be 5 further reduced, and freedom for wiring material selection may be increased. The passivation layer 180 is positioned on the source region 153, the drain region 155, and the etch stopper 164. The passivation layer 180 may be made of an insulating material such as silicon oxide ( $SiO_x$ ), silicon nitride ( $SiN_x$ ), silicon nitroxide (SiON), and fluorine-doped silicon oxide (SiOF). FIG. 2A is a cross-sectional view of a thin film transistor array panel according to exemplary embodiments of the 15 present invention, FIG. 2B is a top plan view of the thin film transistor array panel shown in FIG. 2A, FIG. 3A is a cross-sectional view of a thin film transistor array panel according to exemplary embodiments of the present invention, and FIG. 3B is a top plan view of the thin film transistor 20 array panel shown in FIG. 3A. The exemplary embodiments shown in FIG. 2A and FIG. 2B may be the same as most of the exemplary embodiment shown in FIG. 1, however it may further include a data line 171 connected to the source region 153 and a pixel electrode 25 191 connected to the drain region 155. The data line 171 may transmit a data signal and cross the gate line 121 while being insulated from the gate line 121. The data line 171 is electrically connected to the source region 153. Referring to FIG. 2A and FIG. 2B, for example, the data line 171 directly contacts the source region 153 to be electrically connected thereto. In this example, the data line 171 may be positioned under include a protrusion (not shown) protruded toward the source region 153, and the protrusion may contact the source region 153. Referring to FIG. 3A and FIG. 3B, the data line 171 may be electrically connected to the source region 153 through a 40 bridge 88. In this example, the data line 171 may be disposed under the passivation layer 180, and the passivation layer 180 may include a contact hole 187 exposing the data line 171 and a contact hole 188 exposing the source region 153. The bridge **88** may electrically connect the data line **171** and 45 the source region 153 through the contact holes 187 and 188. The data line 171 may be disposed between the gate insulating layer 140 and the passivation layer 180, and may be disposed on the passivation layer 180. When the data line 171 is disposed under the passivation layer 180, the bridge 50 88 may be formed in the same layer and with the same material as the pixel electrode 191. The pixel electrode **191** is positioned on the passivation layer 180 and may be made of a transparent conductive material such as ITO and IZO. The pixel electrode 191 may 55 be electrically connected to the drain region 155 through the contact hole 185 of the passivation layer 180. The pixel electrode 191 receives the data voltage from the drain region 155, thereby displaying images. When the thin film transistor array panel according to 60 exemplary embodiments of the present invention is included in the liquid crystal display, the pixel electrode 191 forms an electric field to a liquid crystal layer (not shown) along with an opposed electrode (not shown) to control an arrangement direction of liquid crystal molecules, thereby displaying the 65 image. When the thin film transistor array panel according to exemplary embodiments of the present invention is included in an organic light emitting device, an emission layer (not shown) is positioned between the pixel electrode 191 and the opposed electrode (not shown) thereby forming a light emitting diode (LED). In some exemplary embodiments of the present invention, it is not necessary for the data line 171 or the pixel electrode 191 to directly contact the channel region 154 of the thin film transistor. Accordingly, a distance may be somehow provided between the data line 171 and the pixel electrode 191, and the channel region 154, such that a metal component of the data line 171 may be prevented from being diffused into the channel region 154, particularly when the data line 171 includes a metal such as copper (Cu). Accordingly, the characteristic deterioration of the thin film transistor may be prevented. FIG. 4A is a cross-sectional view of a thin film transistor array panel according to exemplary embodiments of the present invention, and FIG. 4B is a top plan view of the thin film transistor array panel shown in FIG. 4A. The exemplary embodiments shown in FIG. 4A and FIG. 4B may be the same as most of the exemplary embodiment of FIG. 1, however a source electrode 173 on the source region 153, a drain electrode 175 on the drain region 155, and a pixel electrode 191 electrically connected to the drain electrode 175 may be further included. In this example, the source electrode 173 directly contacts the source region 153 to be electrically connected thereto, and the drain electrode 175 directly contacts the drain region 155 to be electrically connected thereto. If the oxide semiconductor region is reduced by a method such as plasma treatment to form the source region 153 and the drain region 155, the source region 153 and the drain region 155 doped with at least one gas of fluorine (F), hydrogen (H), and sulfur (S) become the n+ layer such that the passivation layer 180. Also, the data line 171 may 35 they may function as the ohmic contact between the source electrode 173 and the drain electrode 175, and the channel layer **154**. > In FIG. 4A, for example, the source electrode 173 and the drain electrode 175 may be thicker than the source region 153 and the drain region 155. In another exemplary embodiment, the source electrode 173 and the drain electrode 175 may have the thickness that is equal to or thinner than that of the source region 153 and the drain region 155. > The source electrode 173 transmits the data signal and is connected to the data line 171. For example, the source electrode 173 may be a portion protruded from a portion of the data line 171, as exemplarily shown in FIG. 4B. As another example, the source electrode 173 may be separately formed from the data line 171 and may be connected to the data line 171, similar to arrangement of FIGS. 3A and 3B > The pixel electrode **191** may be positioned on the passivation layer 180 and may be formed of the transparent conductive material such as ITO and IZO. The pixel electrode 191 is electrically connected to the drain electrode 175 through the contact hole 185 of the passivation layer 180. The pixel electrode **191** receives the data voltage from the drain electrode 175 thereby controlling the display of an ımage. > The source electrode 173 and the drain electrode 175 may be made of a material such as an aluminum-based metal of aluminum (Al) or aluminum alloys, a silver-based metal of silver (Ag) or silver alloys, a copper-based metal of copper (Cu) or copper alloys, a molybdenum-based metal of molybdenum (Mo) or molybdenum alloys, chromium (Cr), tantalum (Ta), and titanium (Ti). For example, as the molybdenum alloy, there are Mo—Nb and Mo—Ti. The source electrode 173 and the drain electrode 175 may be made of a transparent conductive material such as ITO, IZO, and AZO. The source electrode 173 and the drain electrode 175 may be made of a multilayered structure including at least two conductive layers (not shown). For example, the source electrode 173 and the drain electrode 175 may have a 5 multilayered structure of Mo/Al/Mo, Mo/Al, Mo/Cu, CuMn/Cu, or Ti/Cu. In the present exemplary embodiments, it is not necessary for the source electrode 173 and the drain electrode 175 to contact the channel region 154. Accordingly, a distance may 10 be somehow provided between the source electrode 173 and the drain electrode 175, and the channel region 154, such that a metal component of the source electrode 173 and the drain electrode 175 may be prevented from being diffused into the channel region 154, particularly when the source 15 electrode 173 and the drain electrode 175 include the metal such as copper (Cu). Accordingly, the characteristic deterioration of the thin film transistor may be prevented. FIG. **5** is a cross-sectional view sequentially showing a manufacturing method of a thin film transistor array panel 20 according to exemplary embodiments of the present invention. In the present exemplary embodiments, the thin film transistor array panel shown in FIG. 4A and FIG. 4B is described as an example, however it is not limited thereto, 25 and the manufacturing method according an exemplary embodiments of the present invention may be equally applied to different various exemplary embodiments. Referring to FIG. 5 (a), a conductive material such as a metallic material is deposited and patterned on an insulation 30 substrate 110 made of glass or plastic to form a gate electrode 124. A gate insulating layer 140 including the insulating material such as silicon oxide $(SiO_x)$ , silicon nitride $(SiN_x)$ , or silicon nitroxide (SiON) is deposited on the gate electrode 35 124. The semiconductor layer (not shown) made of the oxide semiconductor material such as zinc oxide (ZnO), zinc-tin oxide (ZTO), zinc-indium oxide (ZIO), indium oxide (InO), titanium oxide (TiO), indium-gallium-zinc oxide (IGZO), 40 and indium-zinc-tin oxide (IZTO) is coated on the gate insulating layer 140, and then a photosensitive film such as photoresist is coated and exposed to form a photosensitive film pattern 51. The semiconductor material layer is etched by using the 45 photosensitive film pattern 51 as a mask to form a semiconductor pattern 150. Referring to FIG. 5 (b), the photosensitive film pattern 51 is removed and an etch stopper 164 is formed on the semiconductor pattern 150. The etch stopper 164 overlaps 50 the gate electrode **124** and intersects the center portion of the semiconductor pattern 150 to overlap it, and portions of the semiconductor pattern 150 that are not covered by the etch stopper 164 are positioned to be separated from each other with the etch stopper 164 interposed therebetween. The etch 55 stopper 164 may be formed by depositing the inorganic layer including at least one material of SiO<sub>x</sub>, SiN<sub>x</sub>, SiOC<sub>x</sub>, and $SiON_x$ , or the organic layer including the organic material or a polymer organic material by a chemical vapor deposition (CVD) or a sputtering method and patterning through a 60 photo-process. In this example, the dry etch method may be used, and an etching gas having an etch rate that does not etch the semiconductor pattern 150 may be used. Referring to FIG. 5 (c), portions of the semiconductor pattern 150 exposed by the etch stopper 164 are treated to 65 form the source region 153 and the drain region 155. Also, the semiconductor pattern 150 covered by the etch stopper **10** 164 becomes the channel region 154. Accordingly, the gate electrode 124, the source region 153, and the drain region 155 form the thin film transistor along with the channel region 154. As methods for treating the exposed semiconductor pattern **150**, for example, there are a heat treatment in a reduction atmosphere in a chamber, and a plasma treatment using a gas plasma such as such as hydrogen (H<sub>2</sub>), helium (He), phosphine (PH<sub>3</sub>), ammonia (NH<sub>3</sub>), silane (SiH<sub>4</sub>), methane (CH<sub>4</sub>), acetylene (C<sub>2</sub>H<sub>2</sub>), diborane (B<sub>2</sub>H<sub>6</sub>), carbon dioxide (CO<sub>2</sub>), germane (GeH<sub>4</sub>), hydrogen selenide (H<sub>2</sub>Se), hydrogen sulfide (H<sub>2</sub>S), argon (Ar), nitrogen (N<sub>2</sub>), nitrogen oxide (N<sub>2</sub>O), and fluoroform (CHF<sub>3</sub>). Particularly, according to exemplary embodiments of the present invention, the method of doping or reducing the exposed semiconductor pattern **150** with at least one of fluorine (F), hydrogen (H), and sulfur (S) by using the gas including at least one of tetrafluoromethane (CF<sub>4</sub>), nitrogen trifluoride (NF<sub>3</sub>), sulfur hexafluoride (SF<sub>6</sub>), and methane (CH<sub>4</sub>) is used. Accordingly, as described above, the source region **153** and the drain region **155** including at least one of fluorine (F), hydrogen (H), and sulfur (S) may be formed along with the oxide semiconductor of the channel region **154**. In this example, at least one concentration of fluorine (F), hydrogen (H), and sulfur (S) doped to the source region **153** and the drain region **155** may be equal to or more than about 10<sup>15</sup> units/cm<sup>3</sup>. Referring to FIG. 5 (d), a source electrode 173 and a drain electrode 175 may be further formed on the source region 153 and the drain region 155. Referring to FIG. 5 (e), an insulating material is coated on the source electrode 173 and the drain electrode 175, the source region 153 and the drain region 155, and the etch stopper 164 to form a passivation layer 180. The passivation layer 180 is patterned to form a contact hole 185 exposing the drain electrode 175. As shown in FIG. 2A, FIG. 2B, FIG. 3A, FIG. 3B, FIG. 4A, and FIG. 4B, a pixel electrode 191 electrically connected to the drain electrode 175 or the drain region 155 may be formed on the passivation layer 180. In the thin film transistor manufactured by the manufacturing method according to exemplary embodiments of the present invention, the width of the etch stopper 164 is controlled in the exposure limitation such that the source region 153 and the drain region 155 of the semiconductor layer may be formed to not substantially overlap the gate electrode 124, thereby reducing the parasitic capacitance between the gate electrode 124 and the source region 153 or the drain region 155 and improving an on/off characteristic as the switching element of the thin film transistor. Also, the power consumption of the thin film transistor may be reduced, the thickness of the signal transmitting wiring may be reduced, and the freedom of the wiring material selection may be increased. Ålso, the channel length L of the thin film transistor may be reduced to the exposure limitation of the light exposer such that the mobility may be increased, thereby improving the characteristic of the thin film transistor. The same constituent elements as in the exemplary embodiments described above use the same reference numerals and the same description may be omitted to avoid unnecessarily obscuring the present invention. FIG. 6 is a cross-sectional view of a thin film transistor array panel according to exemplary embodiments of the present invention, and FIG. 7 is a top plan view of the thin film transistor array panel shown in FIG. 6. The present exemplary embodiment is the same as most of the thin film transistor array panel according to the exemplary embodiments shown in FIG. 2A to FIG. 4B except for a linear etch stopper 161 extending parallel to the gate line 121 and connected to an etch stopper 164. An edge boundary of the linear etch stopper 161 including the etch stopper 164 may be aligned with the edge boundary of the gate line 121 including the gate electrode 124, or may be positioned inside or outside of the edge boundary of the gate line 121. For example, the plane shape of the linear etch stopper 161 including the etch stopper 164 may be substantially the same as or similar to the plane shape of the gate line 121 including the gate electrode 124. The channel region 154 is covered by the etch stopper 164, and the edge boundary of the channel region 154, for 15 example, the boundary between the channel region 154 and the source region 153 or the drain region 155, may substantially be aligned with or may be positioned slightly inside the edge boundary of the etch stopper 164. According to the present exemplary embodiments, the 20 area where the gate electrode 124 overlaps the source region 153 or the drain region 155 may be minimized such that the parasitic capacitance between the gate electrode 124 and the source region 153 or the drain region 155 may be remarkably reduced. FIG. 8 is a cross-sectional view sequentially showing a manufacturing method of a thin film transistor array panel according to exemplary embodiments of the present invention. Referring to FIG. 8 (a), a conductive material such as the metal is deposited and patterned on an insulation substrate 110 made of glass or plastic to form a gate electrode 124. A gate insulating layer 140 including the insulating material such as silicon oxide $(SiO_x)$ , silicon nitride $(SiN_x)$ , or silicon nitroxide (SiON) is deposited on the gate electrode 35 191. 124. A semiconductor pattern 150 including the oxide semiconductor material is formed on the gate insulating layer 140, and the inorganic layer including at least one material of $SiO_x$ , $SiN_x$ , $SiOC_x$ , and $SiON_x$ , or the organic layer 40 including the organic material or a polymer organic material, is deposited by a chemical vapor deposition (CVD) or sputtering method to form an etch stopper layer 160. A photosensitive film 50 such as photoresist is coated on the etch stopper layer 160 and light is irradiated from a rear 45 (bottom) side of the insulation substrate 110. In this example, the photosensitive film 50 has positive photosensitivity such that an exposed portion thereof is removed. Thus, the photosensitive film 50 that is not covered by the opaque gate electrode 124 is exposed, thereby being 50 removed. Referring to FIG. 8 (b), the exposed photosensitive film 50 is removed to form a photosensitive film pattern 52 corresponding to the gate electrode 124. In this example, the edge boundary of the photosensitive film pattern 52 may be 55 aligned with the edge boundary of the gate electrode 124, and may be positioned slightly inside or outside the edge boundary of the gate electrode 124. This may be determined by various design factors such as a wavelength of the light used in the light exposer, or a kind of material passing the 60 light. Referring to FIG. 8 (c), the etch stopper layer 160 is etched by using the photosensitive film pattern 52 as a mask to form the etch stopper 164 intersecting and covering the semiconductor pattern 150. Referring to FIG. 8 (d), two portions of the semiconductor pattern 150 that are not covered by the etch stopper 164 and 12 are exposed are doped with ions to form the source region 153 and the drain region 155 having conductivity. The semiconductor pattern 150 covered by the etch stopper 164 becomes the channel region 154. Accordingly, the gate electrode 124, the source region 153, and the drain region 155 form the thin film transistor along with the channel region 154. The method of treating the exposed semiconductor pattern 150 is the same as that of the above-described exemplary embodiments such that the detailed description may be omitted. Referring to FIG. 8 (e), a source electrode 173 and a drain electrode 175 may be further formed on the source region 153 and the drain region 155. Referring to FIG. 8 (f), an insulating material is coated on the source electrode 173 and the drain electrode 175, the source region 153 and the drain region 155, and the etch stopper 164 to form a passivation layer 180. The passivation layer 180 is patterned to form a contact hole 185 exposing the drain electrode 175, and as shown in FIG. 6 and FIG. 7, a pixel electrode 191 electrically connected to the drain electrode 175 or the drain region 155 may be formed on the passivation layer 180. FIG. 9 is a cross-sectional view of a thin film transistor array panel according to exemplary embodiments of the present invention, and FIG. 10 is a top plan view of the thin film transistor array panel shown in FIG. 9. The present exemplary embodiment is the same as most of the thin film transistor array panel according to the exemplary embodiment shown in FIG. 2A to FIG. 4B except for an upper gate electrode 194 facing the gate electrode 124 on the passivation layer 180. The upper gate electrode 194 may include the same material as the pixel electrode 191, and may be simultaneously formed with the pixel electrode 191 Referring to FIG. 10, the upper gate electrode 194 contacts the gate line 121 to be electrically connected thereto, thereby receiving the gate signal from the gate line 121. In this example, the passivation layer 180 and the gate insulating layer 140 have a contact hole 184 exposing the gate line 121, and the upper gate electrode 194 may be connected to the gate line 121 through the contact hole 184. The horizontal direction width of the upper gate electrode 194 may be equal to or less than the horizontal direction width of the channel region 154. FIG. 11 is a cross-sectional view sequentially showing a manufacturing method of the thin film transistor array panel shown in FIG. 9 and FIG. 10 according to exemplary embodiments of the present invention. The manufacturing method of the thin film transistor according to the present exemplary embodiments is the same as most of the manufacturing method of the thin film transistor according to the exemplary embodiment shown in FIG. 8 such that the detailed description may be omitted. However, referring to FIG. 11 (f), when forming the pixel electrode 191 with the transparent conductive material such as ITO and IZO, the upper gate electrode 194 positioned on the channel region 154 may be formed at the same time. Referring to FIG. 12, the thin film transistor and the thin film transistor array panel according to an exemplary embodiment of the present invention will be described. FIG. 12 is a cross-sectional view of a thin film transistor array panel according to exemplary embodiments of the present invention. Referring to FIG. 12, the present exemplary embodiment is the same as most of the thin film transistor array panel according to the exemplary embodiment shown in FIG. 4A and FIG. 4B, however portions of the source electrode 173 and the drain electrode 175 may not directly contact the source region 153 and the drain region 155 and may be positioned on the passivation layer 180. In this example, the passivation layer 180 has a contact hole 183 exposing the source region 153 and a contact hole 185 exposing the drain region 155, and the source electrode 173 and the drain electrode 175 may be respectively electrically connected to the source region 153 and the drain region 155 through the contact holes 183 and 185 of the passivation layer 180. FIG. 13 is a cross-sectional view (a) and a top plane view (b) of a thin film transistor array panel according to exemplary embodiments of the present invention. Referring to FIG. 13 (a), a light blocking film 70 may be positioned on an insulation substrate 110. The light blocking 15 film 70 prevents light from reaching an oxide semiconductor to be deposited later such that a characteristic of the oxide semiconductor as a semiconductor may be prevented from being lost. Accordingly, the light blocking film 70 is made of a material that does not transmit light of a wavelength 20 band that is not to reach the oxide semiconductor. The light blocking film 70 may be made of an organic insulating material, an inorganic insulating material, or a conductive material such as a metal, and may be formed with a single layer or multiple layers. However, the light blocking film 70 25 may be omitted by way of a configuration. For example, when the light is not irradiated under the insulation substrate 110, for example when the thin film transistor is used for an organic light emitting device, the light blocking film 70 may be omitted. A buffer layer 120 may be positioned on the light blocking film 70. The buffer layer 120 may include an insulating oxide such as silicon oxide $(SiO_x)$ , aluminum oxide $(Al_2O_3)$ , hafnium oxide $(HfO_3)$ , and yttrium oxide $(Y_2O_3)$ . The buffer layer 120 prevents an impurity from the insulation substrate 35 110 from flowing into the semiconductor to be deposited later, thereby protecting the semiconductor and improving an interface characteristic of the semiconductor. A semiconductor layer including the channel region 154, the source region 153, and the drain region 155 is positioned 40 on the buffer layer 120. When the light blocking film 70 exists, the channel region 154 may be covered by the light blocking film 70. The description of the channel region 154, the source region 153, and the drain region 155 is the same as that of the above exemplary embodiments such that the 45 detailed description is omitted. Particularly, the source region 153 and the drain region 155 include the same material as the oxide semiconductor forming the channel region 154, however the carrier concentration of the source region 153 and the drain region 155 is different from the carrier concentration of the channel region 154. For example, when the carrier concentration of the channel region 154 is less than about 10<sup>18</sup> units/cm<sup>3</sup>, the carrier concentration of the source region 153 and the drain region 155 is equal to or more than about 10<sup>18</sup> units/cm<sup>3</sup>. 55 The gradient of the carrier concentration is formed in the boundary between the source region 153 or the drain region 155 and the channel region 154. According to exemplary embodiments of the present invention, the source region **153** and the drain region **155** 60 may include the oxide semiconductor and may be doped with at least one of fluorine (F), hydrogen (H), and sulfur (S). In this example, a concentration of at least one of fluorine (F), hydrogen (H), and sulfur (S) included in the source region **153** and the drain region **155** is equal to or 65 more than about 10<sup>15</sup> units/cm<sup>3</sup>. The gradient of at least one concentration of fluorine (F), hydrogen (H), and sulfur (S) is 14 formed in the boundary between the source region 153 or the drain region 155 and the channel region 154. A gate insulating layer 142 is positioned on the channel region 154. The gate insulating layer 142 may cover the channel region 154. Also, the gate insulating layer 142 may not substantially overlap the source region 153 or the drain region 155 by way of configurations. The gate insulating layer 142 may be formed as a singular layer or a multilayer of at least two layers. When the gate insulating layer 142 is the singular layer, the insulating layer 142 may include the insulating oxide such as silicon oxide $(SiO_x)$ , aluminum oxide $(Al_2O_3)$ , hafnium oxide $(HfO_3)$ , and yttrium oxide $(Y_2O_3)$ . The insulating layer 142 may improve an interface characteristic of the channel region 154, and may prevent the impurity from penetrating into the channel region 154. When the gate insulating layer 142 is the multilayer, the gate insulating layer 142 may include a lower layer 142a and an upper layer 142b shown in FIG. 13 (a). The lower layer 142a includes the insulating oxide such as silicon oxide $(SiO_x)$ , aluminum oxide $(Al_2O_3)$ , hafnium oxide $(HfO_3)$ , and yttrium oxide $(Y_2O_3)$ such that the interface characteristic of the semiconductor 154 may be improved and the penetration of the impurity into the semiconductor 154 may be prevented. The upper layer 142b may be made of various insulating materials such as silicon nitride $(SiN_x)$ and silicon oxide $(SiO_x)$ . A gate electrode **124** is positioned on the gate insulating layer **142**. An edge boundary of the gate electrode **124** and the edge boundary of the gate insulating layer **142** are arranged to substantially aligned. Referring to FIG. 13 (a) and FIG. 13 (b), the gate electrode 124 includes a portion overlapping the channel region 154, and the channel region 154 is covered by the gate electrode 124. The source region 153 and the drain region 155 are positioned at both sides of the channel region 154 with respect to the gate electrode 124, and the source region 153 and the drain region 155 may not substantially overlap the gate electrode 124. Accordingly, the parasitic capacitance between the gate electrode 124 and the source region 153 or the parasitic capacitance between the gate electrode 124 and the gate electrode 124 and the drain region 155 may be decreased. According to exemplary embodiments of the present invention, the boundary between the channel region 154 and the source region 153 or the boundary between the channel region 154 and the drain region 155 may substantially be aligned with the edge boundary of the gate electrode 124 and the gate insulating layer 142. However, the boundary between the channel region 154 and the source region 153 or the drain region 155 may be positioned slightly more inward than the edge boundary of the gate electrode 124 and the gate insulating layer 142. The gate electrode 124, the source region 153, and the drain region 155 form the thin film transistor along with the channel region 154, and the channel of the thin film transistor is formed in the channel region 154. A passivation layer 180 is positioned on the gate electrode 124, the source region 153, the drain region 155, and the buffer layer 120. The passivation layer 180 may include the contact hole 183 exposing the source region 153 and the contact hole 185 exposing the drain region 155. The source electrode 173 and the drain electrode 175 may be positioned on the passivation layer 180. The source electrode 173 is electrically connected to the source region 153 of the thin film transistor through the contact hole 183 of the passivation layer 180, and the drain electrode 175 is electrically connected to the drain region 155 of the thin film transistor through the contact hole 185 of the passivation layer **180**. Differently from this, for example, a color filter (not shown) or an organic layer (not shown) made of an organic 5 material may be further positioned on the passivation layer 180, and the source electrode 173 and the drain electrode 175 may be further positioned thereon. FIG. 14 to FIG. 19 are cross-sectional views sequentially showing a manufacturing method of the thin film transistor 10 array panel shown in FIG. 13 according to exemplary embodiments of the present invention. Referring to FIG. 14, the light blocking film 70 made of the organic insulating material, the inorganic insulating 15 material, or the conductive material such as the metal is formed on the insulation substrate 110 made of glass or plastic. The forming of the light blocking film 70 may be omitted by way of configurations. Referring to FIG. 3, the buffer layer 120 made of the 20 region 155 and the channel region 154. insulating material including the oxide such as silicon oxide $(SiO_x)$ , aluminum oxide $(Al_2O_3)$ , hafnium oxide $(HfO_3)$ , and yttrium oxide $(Y_2O_3)$ is formed on the light blocking film 70 by a chemical vapor deposition (CVD) method. A thickness of the buffer layer 120 is in a range from about 500 Å to 25 about 1 μm, but is not limited thereto. The semiconductor layer made of the oxide semiconductor material such as zinc oxide (ZnO), zinc-tin oxide (ZTO), zinc-indium oxide (ZIO), indium oxide (InO), titanium oxide (TiO), indium-gallium-zinc oxide (IGZO), and 30 indium-zinc-tin oxide (IZTO) is coated on the buffer layer **120**, and then a photosensitive film such as a photoresist is coated thereon. Next, the photosensitive film is exposed to form a photosensitive film pattern 53. The photosensitive film pattern 53 may overlap at least a portion of the light 35 blocking film 70. The semiconductor layer is etched by using the photosensitive film pattern 53 as a mask to form a semiconductor pattern 150. As shown in FIG. 15, a gate insulating layer 140 is formed 40 on the semiconductor pattern 150 and the buffer layer 120. The gate insulating layer 140 may be formed with the singular layer including the insulating oxide of silicon oxide (SiO<sub>x</sub>), or as shown in FIG. 5, may be formed with the multilayer including a lower layer **140**a including the insu- 45 lating oxide such as silicon oxide ( $SiO_x$ ) and an upper layer 140b including the insulating material. The thickness of the gate insulating layer 140 may be in a range from about 1000 Å to about 5000 Å, but is not limited thereto. Referring to FIG. 16, a conductive material such as the 50 metal is deposited on the gate insulating layer 140 and is patterned to form the gate electrode 124. The gate electrode 124 is formed to traverse the center portion of the semiconductor pattern 150 such that two portions of the semiconductor pattern 150 positioned on both sides of the overlap- 55 ping portion of the gate electrode 124 and the semiconductor pattern 150 are not covered by the gate electrode 124. Referring to FIG. 17, the gate insulating layer 140 is patterned by using the gate electrode 124 as an etching mask to form the gate insulating layer 142. The gate insulating 60 layer 142 may be made of the singular layer, or includes the lower layer 142a including the insulating oxide and the upper layer 142b including the insulating material. Accordingly, the gate electrode 124 and the insulating layer 142 may have substantially the same plane shape. 65 Also, the two portions of the semiconductor pattern 150 that are not covered by the gate electrode 124 are exposed. **16** Referring to FIG. 18, the two exposed portion of the semiconductor pattern 150 are processed thereby forming the source region 153 and the drain region 155 having conductivity. The treatment method of the semiconductor pattern 150 is the same as that of the above exemplary embodiments such that the detailed description is omitted. Particularly, according to exemplary embodiments of the present invention, the method of doping or reducing the exposed semiconductor pattern 150 with at least one of fluorine (F), hydrogen (H), and sulfur (S) by using the gas including at least one of tetrafluoromethane ( $CF_4$ ), nitrogen trifluoride (NF<sub>3</sub>), sulfur hexafluoride (SF<sub>6</sub>), and methane (CH<sub>4</sub>) is used. At least one concentration of fluorine (F), hydrogen (H), and sulfur (S) doped to the source region 153 and the drain region 155 may be equal to or more than about 10<sup>15</sup> units/cm<sup>3</sup>, and the gradient of at least one concentration of fluorine (F), hydrogen (H), and sulfur (S) may be formed in the boundary between the source region 153 or the drain Also, the semiconductor pattern 150 that is covered by the insulating layer 142 and is not reduced becomes the channel region 154. Accordingly, the gate electrode 124, the source region 153, and the drain region 155 form the thin film transistor along with the channel region 154. Referring to FIG. 19, the insulating material is coated on the gate electrode 124, the source region 153, the drain region 155, and the buffer layer 120 to form the passivation layer 180. Next, the passivation layer 180 is patterned to form a contact hole 183 exposing the source region 153 and a contact hole 185 exposing the drain region 155. Finally, as shown in FIG. 13, the source electrode 173 and the drain electrode 175 may be formed on the passivation layer **180**. In the thin film transistor according to exemplary embodiments of the present invention, the source region 153 and the drain region 155 do not substantially overlap the gate electrode 124 such that the parasitic capacitance between the gate electrode 124 and the source region 153 or the drain region 155 may be remarkably reduced. Accordingly, the on/off characteristic as the switching element of the thin film transistor may be improved. FIG. 20 is a cross-sectional view of a thin film transistor array panel according to exemplary embodiments of the present invention. Referring to FIG. 20, a light blocking film 70 and a data line 115 transmitting a data signal may be positioned on the insulation substrate 110. The data line 115 may be made of the conductive material of the metal such as aluminum (Al), silver (Ag), copper (Cu), molybdenum (Mo), chromium (Cr), tantalum (Ta), and titanium (Ti), or alloys thereof. A buffer layer 120 is positioned on the light blocking film 70 and the data line 115, and a channel region 154, a source region 153, and a drain region 155 are positioned thereon. The semiconductor **154** may include the oxide semiconductor material. When the light blocking film 70 exists, the semiconductor 154 may be covered by the light blocking film **70**. The source region 153 and the drain region 155 are positioned at both sides with respect to the channel region **154** to face each other, and are separated from each other. Also, the source region 153 and the drain region 155 are connected to the channel region 154. The description for the channel region 154, the source region 153, and the drain region 155 of the above-described exemplary embodiments may be equally applied to the present exemplary embodiments. A gate insulating layer 142 is positioned on the channel region 154. The gate insulating layer 142 may cover the channel region 154. Also, the gate insulating layer 142 may almost not overlap the source region 153 or the drain region **155**. A gate electrode 124 is positioned on the gate insulating layer 142. The edge boundary of the gate electrode 124 and the edge boundary of the gate insulating layer 142 may be arranged to substantially be aligned. The gate electrode 124 includes a portion overlapping the channel region 154, and the channel region 154 is covered by the gate electrode 124. The source region 153 and the drain region 155 are positioned at both sides of the channel region 154 with respect to the gate electrode 124, and the $_{15}$ source region 153 and the drain region 155 may not substantially overlap the gate electrode 124. Accordingly, the parasitic capacitance between the gate electrode **124** and the source region 153 or the parasitic capacitance between the gate electrode 124 and the drain region 155 may be sub- 20 stantially decreased. A passivation layer 180a is positioned on the gate electrode 124, the source region 153, the drain region 155, and the buffer layer 120, and an organic layer 180b may be further positioned thereon. The organic layer 180b may include an organic insulating material or a color filter material. The surface of the organic layer 180b may be flat. The passivation layer 180a and the organic layer 180b have the contact hole 183 exposing the source region 153 and the contact hole 185 exposing the drain region 155. Also, the buffer layer 120, the passivation layer 180a, and the organic layer 180b may have a contact hole 181 exposing the data line 115. be positioned on the organic layer 180b. The source electrode 173 may be electrically connected to the source region 153 through the contact hole 183, and the drain electrode 175 may be electrically connected to the drain region 155 through the contact hole 185. Also, the source electrode 173 may be connected to the data line 115 through the contact hole 181. Accordingly, the source electrode 173 may receive the data signal from the data line 115. Meanwhile, the drain electrode 175 may form a pixel electrode thereby controlling image display, or it may be connected to an additional pixel 45 electrode (not shown). Next, a manufacturing method of the thin film transistor array panel shown in FIG. 20 according to an exemplary embodiment of the present invention will be described with reference to FIG. 21 to referring to FIG. 28 as well as FIG. 50 is formed. **20**. FIG. 21 to FIG. 28 are cross-sectional views sequentially showing a manufacturing method of the thin film transistor array panel shown in FIG. 20 according to an exemplary embodiment of the present invention. Firstly, referring to FIG. 21, a light blocking film 70 made of the organic insulating material, the inorganic insulating material, or the conductive material such as the metal is formed on an insulation substrate 110. The formation of the light blocking film 70 may be omitted by way of configuer 60 rations. The metal is deposited and patterned on the insulation substrate 110 to form a data line 115. The formation sequence of the light blocking film 70 and the data line 115 may be exchanged. Referring to FIG. 22, a buffer layer 120, a semiconductor material layer 159, an insulating material layer 149, and a **18** gate layer 129 are sequentially deposited on the light blocking film 70 and the data line 115. The semiconductor material layer 159 may be formed by depositing the oxide semiconductor material such as zinc oxide (ZnO), zinc-tin oxide (ZTO), zinc-indium oxide (ZIO), indium oxide (InO), titanium oxide (TiO), indiumgallium-zinc oxide (IGZO), and indium-zinc-tin oxide (IZTO). The insulating material layer 149 may be formed of the insulating material including the insulating oxide such as silicon oxide (SiO<sub>x</sub>). The gate layer 129 may be formed by depositing the conductive material such as aluminum (Al). A photosensitive film of the photoresist is coated on the gate layer 129 and is exposed to form a photosensitive film pattern 54. The photosensitive film pattern 54 includes, as shown in FIG. 22, a first portion 54a having a relatively thin thickness and a second portion **54**b having a relatively thick thickness. The first portion **54**a of the photosensitive film pattern 54 may be positioned at the portion overlapping the light blocking film 70. Also, a pair of second portions 54b that are separated and face each other with respect to the first portion 54a are connected to both sides of the first portion 25 **54**a of the photosensitive film pattern **54**. The photosensitive film pattern **54** may be formed by exposing through a photomask (not shown) including a transflective region. For example, the photomask for forming the photosensitive film pattern 54 may include a transmission region transmitting light, a light blocking region where light is not transmitted, and a transflective region where light is partially transmitted. The transflective region may be formed by using a slit or a translucent layer. If the exposure is performed by the photomask including The source electrode 173 and the drain electrode 175 may 35 the transflective region, in a case of using a negative photosensitive film, the portion corresponding to the transmission region of the photomask is irradiated with the light such that the photosensitive film remains thereby forming the first portion 54a having a thick thickness, the portion corresponding to the light blocking region of the photomask is not irradiated with the light such that the photosensitive film is removed, and the portion corresponding to the transflective region of the photomask is partially irradiated with the light such that the second portion 54b having a relatively thin thickness is formed. In the case of using a positive photosensitive film, the above case is reversed, however the portion corresponding to the transflective region of the photomask is still partially irradiated such that the second portion 54b of the photosensitive film pattern 54 > Referring to FIG. 23, the gate layer 129 and the insulating material layer 149 are sequentially etched by using the photosensitive film pattern **54** as the etching mask. For example, the gate layer 129 may be etched through a wet 55 etching method, and the insulating material layer **149** may be etched through a dry etching method. Accordingly, a gate pattern 122 and the insulating pattern 141 having the same plane shape may be formed under the photosensitive film pattern **54**. The semiconductor material layer **159** that is not covered by the photosensitive film pattern 54 may be exposed. > Referring to FIG, 24, the exposed semiconductor material layer 159 is removed by using the gate pattern 122 and the insulating pattern 141 as the etching mask to form a semi-65 conductor pattern **150**. The semiconductor pattern **150** may have the same plane shape as the gate pattern 122 and the insulating pattern 141. Referring to FIG. 25, the photosensitive film pattern 54 is entirely etched through an ashing method using oxygen plasma to remove the second portion 54b by reducing the thickness. Accordingly, the first portion 54a with the reduced thickness remains thereby forming a photosensitive film 5 pattern 55. Referring to FIG. 26, the gate pattern 122 and the insulating pattern 141 are sequentially etched by using the photosensitive film pattern 55 as the etching mask. Accordingly, the semiconductor pattern 150 that is not covered by 10 the photosensitive film pattern 55 is exposed and a gate electrode 124 and a gate insulating layer 142 are formed. The exposed semiconductor pattern 150 is positioned at both sides with respect to the semiconductor pattern 150 that is covered by the photosensitive film pattern 55. Referring to FIG. 27, the semiconductor pattern 150 undergoes a reduction treatment to form the source region 153 and the drain region 155 having conductivity. The reduction treatment is the same as that of the above exemplary embodiments such that the detailed description is 20 omitted. Also, the semiconductor pattern 150 that is covered by the gate insulating layer 142 is not reduced thereby forming the channel region 154. The gate electrode 124, the source region 153, and the drain region 155 form the thin film 25 transistor along with the channel region 154. Referring to FIG. 28, after removing the photosensitive film pattern 55, the insulating material is coated on the gate electrode 124, the source region 153, the drain region 155, and the buffer layer 120 to form a passivation layer 180a. 30 The organic insulating material may be coated on the passivation layer 180a to additionally form the organic layer 180b. As shown in FIG. 20, the passivation layer 180a and the organic layer 180b may be patterned to form the contact 35 holes 183, 185, and 181, and then the source electrode 173 and the drain electrode 175 may be formed on the organic layer 180b. As described above, according to exemplary embodiments of the present invention, the gate electrode **124** and 40 the source region 153 or the drain region 155 of the thin film transistor are almost not overlapped or are slightly overlapped such that the parasitic capacitance between the gate electrode 124 and the source region 153 or the parasitic capacitance between the gate electrode 124 and the drain 45 region 155 may be very small. Accordingly, the on-current and the mobility of the thin film transistor may be increased and the on/off characteristic of the switching element of the thin film transistor may be improved. As a consequence, the RC delay may be decreased in the display device applied 50 with this thin film transistor. Accordingly, the manufacturing cost may be reduced by obtaining a margin when reducing the thickness of the driving signal wire. Also, the characteristic of the thin film transistor itself is excellent such that the size of the thin film transistor may be reduced and a 55 margin for forming a minute channel may be obtained. According to exemplary embodiments, FIG. 29 is a flowchart of a process for manufacturing a thin film transistor array panel. In step 201, a gate electrode is formed on an insulation substrate. In step 203, a gate insulating layer is 60 deposited on the gate electrode. A semiconductor pattern is formed on the gate insulating layer. (step 205) In step 207, an etch stopper is formed on the semiconductor pattern on the semiconductor pattern. In step 209, a source region and a drain region are formed by treating the portions of the 65 semiconductor pattern that are exposed by the etch stopper, thereby forming a channel region. A carrier concentration of **20** the source region and the drain region is larger than a carrier concentration of the channel region. According to exemplary embodiments, FIG. 30 is a flowchart of a process for manufacturing a thin film transistor array panel. In step 301, a semiconductor pattern comprising an oxide semiconductor is formed on an insulation substrate. In step 303, an insulating material is deposited on the semiconductor pattern to form an insulating material layer. Per step 305, a gate electrode is formed on the insulating material layer. In step 307, the insulating material layer is patterned by using the gate electrode as an etching mask to form a gate insulating layer and to expose a portion of the semiconductor pattern. In step 309, the exposed semiconductor pattern is treated to form a channel region covered by the gate electrode, and to form a source region and a drain region facing each other with respect to the channel region, wherein a carrier concentration of the source region and the drain region is larger than a carrier concentration of the channel region. The above processes, when applied in manufacturing processes for making a display panel capable of providing excellent switching element by improving current mobility of thin film transistor. In addition, these processes can solve RC delays of the thin film transistor. While this invention has been described in connection with what is presently considered to be practical exemplary embodiments, it is to be understood that the invention is not limited to the disclosed embodiments, but, on the contrary, is intended to cover various modifications and equivalent arrangements included within the spirit and scope of the appended claims. It will be apparent to those skilled in the art that various modifications and variation can be made in the present invention without departing from the spirit or scope of the invention. Thus, it is intended that the present invention cover the modifications and variations of this invention provided they come within the scope of the appended claims and their equivalents. What is claimed is: - 1. A thin film transistor array panel comprising: - a substrate; - a light blocking film disposed on the substrate; - a buffer layer covering the light blocking film and the substrate; - a channel region disposed on the buffer layer; - [a source region and a drain region facing each other with respect to the channel region, the source region and the drain region being disposed in the same layer as the channel region and connected to the channel region and oxide semiconductor comprising a source region, a drain region, and the channel region; - a gate insulating layer disposed on the channel region; - a gate electrode overlapping the channel region, the gate insulating layer interposed between the gate electrode and the channel region; - a passivation layer disposed on *and directly contacted to* the gate electrode, the source region, the drain region, and the buffer layer; and - a source electrode and a drain electrode disposed on the passivation layer, - [wherein the channel region, the source region, and the drain region comprise an oxide semiconductor, and] - wherein a carrier concentration of the source region and the drain region is larger than a carrier concentration of the channel region. - [2. The thin film transistor array panel of claim 1, wherein the source region and the drain region comprise a reduced oxide semiconductor.] - 3. The thin film transistor array panel of claim [2] 1, wherein - the source region and the drain region further comprise at least one selected from fluorine (F), hydrogen (H), and sulfur (S). - 4. The thin film transistor array panel of claim 3, wherein a concentration of at least one selected from fluorine (F), hydrogen (H), and sulfur (S) included in the source region and the drain region is equal to or more than about 10<sup>15</sup> units/cm<sup>3</sup>. - 5. The thin film transistor array panel of claim 4, wherein the carrier concentration of the channel region is less than about 10<sup>18</sup> units/cm<sup>3</sup>, and the carrier concentration of the source region and the drain region is equal to or more than about 10<sup>18</sup> units/cm<sup>3</sup>. - 6. The thin film transistor array panel of claim 5, wherein the source electrode is connected to the source region, and the gas the drain electrode is connected to the drain region. - [7. The thin film transistor array panel of claim 5, wherein the gate insulating layer and the gate electrode are disposed on the channel region, and - an edge boundary of the gate electrode, an edge boundary of the gate insulating layer, and an edge boundary of the channel region are substantially aligned with each other.] - 8. The thin film transistor array panel of claim [1] 20, $^{30}$ wherein - the source region and the drain region further comprise at least one selected from fluorine (F), hydrogen (H), and sulfur (S). - 9. The thin film transistor array panel of claim 8, wherein 35 a concentration of at least one selected from fluorine (F), hydrogen (H), and sulfur (S) included in the source region and the drain region is equal to or more than about 10<sup>15</sup> units/cm<sup>3</sup>. - 10. The thin film transistor array panel of claim [1] 19, $^{40}$ wherein - the carrier concentration of the channel region is less than about 10<sup>18</sup> units/cm<sup>3</sup>, and the carrier concentration of the source region and the drain region is equal to or more than about 10<sup>18</sup> units/cm<sup>3</sup>. - [11. The thin film transistor array panel of claim 1, wherein - the gate insulating layer and the gate electrode are disposed on the channel region, and - an edge boundary of the gate electrode, an edge boundary of the of the gate insulating layer, and an edge boundary of the channel region are substantially aligned with each other.] - [12. The thin film transistor array panel of claim 1, wherein - the light blocking film includes a metal material.] - [13. The thin film transistor array panel of claim 1, wherein - an edge boundary of the channel region, an edge boundary of the source region, and an edge boundary of the drain region are located inside an edge boundary of the light blocking film.] - 14. The thin film transistor array panel of claim 1, wherein the buffer layer further comprises at least one selected from silicon oxide(SiOx), aluminum oxide(Al<sub>2</sub>O<sub>3</sub>), hafnium oxide(HfO<sub>3</sub>), and yttrium oxide(Y<sub>2</sub>O<sub>3</sub>). - 15. The thin film transistor array panel of claim [1] 21, wherein - the buffer layer has a thickness of about 500 Å to 10000 Å. - 16. The thin film transistor array panel of claim 1, wherein the gate insulating layer includes silicon oxide. - 17. The thin film transistor array panel of claim [1] 16, wherein - the gate insulating layer has a thickness of about 1000 Å to 5000 Å. - [18. The thin film transistor array panel of claim 1, wherein - the gate electrode comprises at least two materials selected from a group consisting of aluminum-based metal such as aluminum (Al) or aluminum alloys, a silver-based metal such as silver (Ag) or silver alloys, a copper-based metal such as copper (Cu) or copper alloys, a molybdenum-based metal such as molybdenum (Mo) or molybdenum alloys, chromium (Cr), tantalum (Ta), and titanium (Ti).] - [19. The thin film transistor array panel of claim 1, wherein - the gate electrode has a multilayered structure including at least two conductive layers having different physical properties from each other.] - 20. The thin film transistor array panel of claim 1, wherein the oxide semiconductor is covered by the light blocking film. - 21. The thin film transistor array panel of claim 20, wherein - the buffer layer further comprises at least one selected from silicon oxide (SiOx), aluminum oxide ( $Al_2O_3$ ), hafnium oxide ( $HfO_3$ ), and yttrium oxide ( $Y_2O_3$ ). - 22. The thin film transistor array panel of claim 15, wherein the buffer comprises silicon oxide (SiOx). - 23. The thin film transistor array panel of claim 22, wherein the gate insulating layer includes silicon oxide. - 24. The thin film transistor array panel of claim 23, wherein the gate insulating layer has a thickness of about 1000 Å to 5000 Å. \* \* \* \*