US00RE45493E ## (19) United States ### (12) Reissued Patent Fossum et al. #### (10) Patent Number: US RE45,493 E #### (45) Date of Reissued Patent: \*Apr. 28, 2015 ## (54) ANALOG TO DIGITAL CONVERSION FOR A CMOS IMAGER (75) Inventors: Eric R. Fossum, Wolfeboro, NH (US); Sandor L. Barna, Los Altos, CA (US) (73) Assignee: Round Rock Research, LLC, Parsippany, NJ (US) (\*) Notice: This patent is subject to a terminal dis- claimer. (21) Appl. No.: 13/532,165 (22) Filed: Jun. 25, 2012 #### Related U.S. Patent Documents #### Reissue of: (64) Patent No.: 6,909,392 Issued: Jun. 21, 2005 Appl. No.: 10/694,759 Filed: Oct. 29, 2003 #### U.S. Applications: - (63) Continuation of application No. 12/878,368, filed on Sep. 9, 2010, now abandoned, which is an application for the reissue of Pat. No. 6,909,392, and a continuation of application No. 11/896,442, filed on Aug. 31, 2007, now Pat. No. Re. 41,730, and a continuation of application No. 11/812,785, filed on Jun. 21, 2007, now Pat. No. Re. 41,519, which is a continuation of application No. 10/061,938, filed on Oct. 25, 2001, now Pat. No. 6,646,583. - (60) Provisional application No. 60/243,324, filed on Oct. 25, 2000. - (51) Int. Cl. *H03M 1/3*2 **H03M 1/34** (2006.01) **H03M 1/18** (2006.01) (52) **U.S. Cl.** #### (58) Field of Classification Search USPC ....... 341/130–165; 257/E31.121, E31.128, 257/E27.134, E27.156, E27.157; 348/308, 348/241, 243, 294, E3.02, E3.021, E3.018, 348/E5.079, E9.01 See application file for complete search history. #### (56) References Cited #### U.S. PATENT DOCUMENTS | 4,366,469 | A | | 12/1982 | Michaels et al. | | | | | | | |------------------------------------------|---|---|---------|-----------------|---------|--|--|--|--|--| | 5,382,975 | A | | 1/1995 | Sakai et al. | | | | | | | | 5,471,515 | A | | 11/1995 | Fossum et al. | | | | | | | | 5,801,657 | A | * | 9/1998 | Fowler et al | 341/155 | | | | | | | 5,880,691 | A | * | 3/1999 | Fossum et al | 341/162 | | | | | | | 5,886,659 | A | * | 3/1999 | Pain et al | 341/155 | | | | | | | 5,920,274 | A | * | 7/1999 | Gowda et al | 341/155 | | | | | | | 6,124,819 | A | * | 9/2000 | Zhou et al | 341/155 | | | | | | | / ~~ • • • • • • • • • • • • • • • • • • | | | | | | | | | | | #### (Continued) Primary Examiner — Lam T Mai (74) Attorney, Agent, or Firm — Lerner, David, Littenberg, Krumholz & Mentlik, LLP #### (57) ABSTRACT [An image sensor system using offset analog to digital converters. The analog to digital converters require a plurality of clock cycles to carry out the actual conversion. These conversions are offset in time from one another, so that at each clock cycle, new data is available.] A CMOS image sensor converts successive analog signals, representing at least a portion of an image, into successive digital signals using an analog to digital circuit block. Multiple clock cycles may be used by the circuit block to fully convert an analog signal into a corresponding digital signal. The conversion of one analog signal into a corresponding digital signal by the circuit block may be offset in time and partially overlapping with the conversion of a successive analog signal into its corresponding successive digital signal by the circuit block. #### 14 Claims, 5 Drawing Sheets # US RE45,493 E Page 2 | (56) | Referen | ces Cited | | 7,283,080<br>7,313,380 | | 10/2007<br>12/2007 | | | |--------------------------------------------------------------|--------------------------------------------|-----------------------|---------|------------------------|-----------|-----------------------------|----------------------------|-----------| | U. | S. PATENT | DOCUMENTS | | RE41,730 | E * | 9/2010 | Fossum et al Fossum et al. | . 341/162 | | 6,456,326 B2<br>6,518,907 B2<br>6,646,583 B1<br>6,734,817 B2 | 2* 9/2002<br>2/2003<br>* 11/2003<br>5/2004 | Fossum et al | 348/308 | , | E * A1 A1 | 11/2011<br>3/2004<br>9/2007 | Fossum et al | | | , , | | Watanabe et al. Mann | 348/243 | * cited by exam | niner | | | | FIG. 1 F1G. 2 Apr. 28, 2015 FIG. 5 NEW 1 ## ANALOG TO DIGITAL CONVERSION FOR A CMOS IMAGER Matter enclosed in heavy brackets [] appears in the original patent but forms no part of this reissue specification; matter printed in italics indicates the additions made by reissue; a claim printed with strikethrough indicates that the claim was canceled, disclaimed, or held invalid by a prior post-patent action or proceeding. ## CROSS-REFERENCE TO RELATED APPLICATIONS This application is a continuation [of application Ser. No. 10/061,938, filed Oct. 25, 2001 (scheduled to issue as U.S. 15 Pat. No. 6,646,583 on Nov. 11, 2003), which claims priority from provisional Application No. 60/243,324 filed Oct. 25, 2000] reissue of U.S. Ser. No. 10/694,759, which issued on Jun. 21, 2005 as U.S. Pat. No. 6,909,392, which is a continuation application of application Ser. No. 10/061,938, filed 20 Oct. 25, 2001 (issued as U.S. Pat. No. 6,646,583 on Nov. 11, 2003) which claims priority from provisional Application No. 60/243,324 filed Oct. 25, 2000. Multiple Reissues of U.S. Pat. No. 6,909,932 have been filed. This application is a continuation reissue of U.S. application Ser. No. 12/878,368, filed Sep. 9, 2010, which is a continuation reissue of U.S. application Ser. No. 11/896,442, filed on Aug. 31, 2007, which issued as U.S. Pat. No. Re. 41,730, which is a continuation reissue of application Ser. No. 11/812,785, filed Jun. 21, 2007, which issued as U.S. Pat. No. Re. 41,519, which is a reissue application of U.S. Pat. No. 6,909,392, which issued on Jun. 21, 2005. The subject matter of applications Ser. Nos. 10/061,938 and 60/243,324 are hereby incorporated by reference. #### BACKGROUND The basic operation of a CMOS active pixel sensor is described in U.S. Pat. No. 5,471,215. This kind of image sensor, and other similar image sensors, often operate by using an array of photoreceptors to convert light forming an image, into signals indicative of the light, e.g. charge based signals. Those signals are often analog, and may be converted to digital by an A/D converter. Image sensors which have greater numbers of elements in the image sensor array may produce more signals. In order to handle these signals, either more A/D converters must be provided, or the existing A/D converters need to digitize the data from these image sensors at higher signal rates. For example, a high precision CMOS active pixel sensor may require an A/D converter which is capable of 10 bits of resolution at 20 Megasamples per second. Image sensors of this type are often limited by the available area or "real estate" on the chip, a and the available power for driving the chip. An advantage of using CMOS circuitry is that power consumption of such a circuit may be minimized. 55 Therefore, the power consumption of such a circuit remains an important criteria. Also, since real estate on the chip may be limited, the number of A/D converters and their size should be minimized. A/D converters with this kind of resolution, in the prior art, 60 may have a power consumption of about 25 mw using a 3.3 volt power supply. #### **SUMMARY** [The present application describes a system, and a special A/D converter using individual successive approximation 2 A/D converter cells which operate in a pipelined fashion.] In accordance with one embodiment, a CMOS image sensor converts successive analog signals, representing at least a portion of an image, into successive digital signals using an analog to digital circuit block. Multiple clock cycles may be used by the circuit block to fully convert an analog signal into a corresponding digital signal. The conversion of one analog signal into a corresponding digital signal by the circuit block may be offset in time and partially overlapping with the conversion of a successive analog signal into its corresponding successive digital signal by the circuit block. #### BRIEF DESCRIPTION OF THE DRAWINGS These and other aspects will now be described in detail with reference to the accompanying drawings, wherein: FIG. 1 shows a block diagram of a circuit on a chip including an image sensor and A/D converter; FIG. 2 shows relative timing of A/D converter cells; FIG. 3 shows an embodiment with built-in calibration in the system; FIGS. 4A and 4B show two alternative schemes for implementing the A/D converter timing and control[.]; and FIG. 5 shows a method to convert a series of analog signals to a corresponding series of digital signals. #### DETAILED DESCRIPTION According to the present system, a plurality of successive approximation A/D converter cells are provided. The embodiment recognizes that the pixel analog data is arriving at a relatively high rate, e.g. 20 Mhz. A plurality of A/D converters are provided, here twelve A/D converters are provided, each running at 1.6 megasamples per second. The timing of these A/D converters are staggered so that each A/D converter is ready for its pixel analog input at precisely the right time. The power consumption of such cells is relatively low; and therefore the power may be reduced. In the embodiment, an A/D converter with 10 bits of resolution and 20 megasamples per second is provided that has a power consumption on the order of 1 mW. Twelve individual successive approximation A/D converter cells are provided. Each requires 600 ns to make each conversion. Since twelve stages are necessary, the total data throughput equals twelve/600 ns=20 megasamples per second. Each successive approximation A/D converter requires 12 complete clock cycles to convert the 10 bit data. The first clock cycle samples the input data, then 10 clock cycles are used to convert each of the bits. A single clock cycle is used for data readout. A block diagram is shown in FIG. 1. FIG. 1 shows how a single chip substrate 100 includes a photo sensor array 110. Photosensor array 110 can be an array of, for example, photodiodes, photogates, or any other type of photoreceptors. The output 115 of the array 110 is coupled to a timing circuit 120 which arranges the data to be sent to the A/D converter array 130. The data is sent such that each A/D converter receives data at a different, staggered time. FIG. 2 shows how the timing and switching of the data is carried out. The input signals from the image sensor array 110 are staggered and provided to the A/D converters at different times, preferably one clock cycle apart. FIG. 2 shows the relative timing of four of the twelve A/D converter cells. The first row 200 for example may represent the first A/D converter. Data that is input during cycle No. 1 is available at the output of the A/D converter during cycle No. 12. Different data from different ones of the converters are output in each cycle. 3 A flow chart of a method by which the four A/D converters cells shown in FIG. 2 may convert analog signals to corresponding digital signals is shown in FIG. 5. At step 510, a first analog signal is provided to the first A/D converter cell. At step 520, the first A/D converter is converting the previously 5 provided analog signal to a corresponding digital signal. Also, at step 520, a second analog signal is provided to the second A/D converter cell. At step 530, the first and second A/D converters are converting the previously provided analog signals to corresponding digital signals. Also, at step 530, a 10 third analog signal is provided to the third A/D converter cell. At step 540, the first, second, and third A/D converters are converting the previously provided analog signals to corresponding digital signals. Also, at step 540, a fourth analog signal is provided to the fourth A/D converter cell. At step 15 550, the second, third, and fourth A/D converters are converting the previously provided analog signals to corresponding digital signals. Also, at step 550, the first A/D converter cell outputs the corresponding digital signal. FIG. 3 shows a block diagram of each of the twelve A/D 20 converter elements. The elements may operate using capacitors formed by a capacitor array 300. In this embodiment, unit cell capacitors are formed. The capacitor array 300 is formed, for example, of N different elements, each of which are identical. Matching each of these capacitors may ensure linearity. 25 A switching element 310 may switch the capacitor combinations in the proper way to convert a specific bit. As conventional in a successive approximation A/D converter, different bits are obtained and output during different clock cycles. Hence the clock input at 315 may select the different bits 30 which are used and may hence select the number of the capacitor elements which are used. This system may adaptively assign the channels to A/D converters in a different way than conventional. Conventional methods of removing fixed patterned noise, therefore, might 35 not be as effective. Therefore, it becomes important that these A/D converters have consistent characteristics. In this embodiment, calibration may be used to compensate for offsets between the comparators of the system. Successive approximation A/D converters as used herein 40 may have built-in calibration shown as elements **320**. Any type of internal calibration system may be used. The inventors also realize that comparator kickback noise may become a problem within this system. That comparator itself may produce noise which may affect the signal being 45 processed. In this embodiment, a single preamplifier, here shown as a follower 330, is introduced between the signal and the comparator. This system also requires generation of multiple timing and control signals to maintain the synchronization. Each 50 successive approximation A/D converter requires about 20 control signals. The timing is offset for each of the twelve different A/D converters. Therefore, digital logic is used to replicate control signals after a delay. In one embodiment, shown in FIG. 4A, a plurality of flip-flops, here D type flip-flops, are used to delay the respective signals. In FIG. 4A, the control signals showed as A in and B in are separately delayed using a series of flip-flops; with A in delayed by flip-flops 400, 408, 409; and B in delayed by flip-flops 404, 421, 422. For example, the control signal A in 60 is delayed by flip-flop 400 to produce signal A1, line 405, which is the first control signal for the first A/D converter 402. Similarly, the B in control signal is delayed by flip-flop 404 to produce the B1 control signal for the A/D converter 402. The A1 signal 405 also drives the input of the second D flip-flop 65 408. The output of flip-flop 408 similarly drives flip-flop 409 and the like. Each successive output such as 405 is then 4 delayed by the next flip-flop 408, and used as the respective second control (here A2, B2) for the A/D converters. Each cycle of the A/D converter may require finer timing than can be offered by a usual clock. Hence, the clock input **410** may be a divided higher speed clock. Two D type flip-flops are required to delay each signal. Any signal which is only half a clock cycle in length may require falling edge flip-flops, in addition to the rising edge flip-flops, and may also require additional logic. FIG. 4B shows an A/D converter cell with a trigger signal that is staggered by one or two flip-flops according to the master clocks. All of the local control signals may be generated locally within the A/D converter. Delayed versions of the clock are still obtained. For example, the D type flip-flops 450 produces a delayed version 452. Delayed version 452 triggers the next the flip-flop 454 to produce delayed version 456. Each of the delayed versions, such as 452, is further processed by the logic block 460. Logic block for 60 outputs the two control signals A1 and B1. For example, the control signal A1 may be output directly, with control signal B1 being delayed by a series of logic gates or transistors. Since this system uses fewer flip-flops, and only a single input signal, it may allow for improved symmetry between the A/D converters. Although only a few embodiments have been disclosed in detail above, other modifications are possible. For example, different logic techniques may be used herein. In addition, while the above describes specific numbers of bits, the same techniques are applicable to other numbers of elements. For example, this system may be used with as few as three elements, with the three successive approximation devices staggered to receive one out of every three inputs. The above has described matched unit cell capacitors, but it should also be understood that other capacitors could be used. Conventional capacitors which are not matched in this way can be used. In addition, the capacitors can be scaled relative to one another by some amount, e.g. in powers of two. All such modifications are intended to be used within the following claims. What is claimed is: - [1. An analog-to-digital (A/D) converter, comprising: an input, for receiving a series of analog signals; - an output, for outputting a series of digital signals respectively corresponding to said series of analog signals; - a plurality of A/D cells, each of said A/D cells for converting one of said series of analog signals to a corresponding one of said series of digital signals; and - a control circuit, coupled to said input, said output, and said plurality of A/D cells; - wherein said control circuit operates said input, said output, and said plurality of A/D cells so that each successive A/D cell is assigned, at a different time, to convert a different one of each successive analog signal from said series of analog signals to a corresponding digital signal in said series of digital signals.] - [2. The analog-to-digital converter of claim 1, wherein said different time correspond to a different period of a clock signal provided to said analog-to-digital converter.] - [3. The analog-to-digital converter of claim 1, wherein each of said A/D cells further comprises a calibration element, said calibration element being set so that each A/D cell coverts the same analog signal present at said input to a same digital value at said output.] - [4. The analog-to-digital converter of claim 1, wherein each of said A/D cells further comprises a noise suppression element.] - [5. The analog-to-digital converter of claim 4, wherein said noise suppression element comprises a transistor.] 5 - [6. The analog-to-digital converter of claim 1, wherein each A/D cell performs an A/D conversion in a same amount of time.] - [7. The analog-to-digital converter of claim 1, wherein each A/D cell performs an A/D conversion using successive 5 approximation.] - [8. The analog-to-digital converter of claim 1, wherein said control circuit operates to cause said analog-to-digital converter to begin converting a different one of said series of analog signals on each of a series of successive clock signals.] 10 - [9. The analog-to-digital converter of claim 1, wherein said control circuit operates to cause said analog-to-digital converter to output a series of digital signals on each of a series of successive clock signals.] - [10. A method for converting a series of analog signals to a 15 corresponding series of digital signals, comprising: - receiving over a period of time, a series of analog signals; assigning each analog signal from said series of analog signals as they are received to an available A/D cell for analog-to-digital conversion to a corresponding digital <sup>20</sup> signal; and - outputting a different digital signal corresponding to a respective analog signal from said series of analog signals as each A/D cell finishes its analog-to-digital conversion; - wherein at least two A/D cells are performing respective analog-to-digital conversions while another A/D cell outputs one of said digital signals.] - 11. The method of claim 10, further comprising: - calibrating each A/D cell so that an analog-to-digital conversion performed on a same analog signal by any A/D cell results in a same digital signal. - [12. The method of claim 10, wherein said step of assigning comprises a step of suppressing comparator kickback noise during said analog-to-digital conversion.] - [13. The method of claim 10, wherein each A/D cell performs an analog-to-digital conversion in a same amount of time.] - [14. The method of claim 10, wherein each A/D cell perform an analog-to-digital conversion using successive 40 approximation.] - 15. A method comprising: - receiving light on an array of photoreceptors of a CMOS imager, the light forming at least a portion of an image; converting the light into successive analog signals; - providing the successive analog signals to an input of an analog to digital (A/D) converter of the CMOS imager during a first period of time; and - determining at least one bit of respective successive digital signals corresponding to the successive analog signals, respectively, during a second period of time that begins after the first period of time ends. - 16. The method of claim 15, wherein determining the at least one bit comprises determining a final bit of the respective successive digital signals. 6 - 17. The method of claim 16, wherein the determining the final bit comprises determining the tenth bit of the respective successive digital signals. - 18. The method of claim 15, wherein providing the successive analog signals comprises providing at least four successive analog signals. - 19. The method of claim 18, wherein determining the at least one bit comprises determining at least four bits. - 20. The method of claim 15, wherein determining the at least one bit comprises determining at least four bits. - 21. A method comprising: - converting an image impinging upon a CMOS imager array into analog signals; - providing a first analog signal associated with the image to an input of an analog to digital (A/D) converter of the CMOS imager, and, during a first time period, the A/D converter converting the first analog signal into a corresponding first digital signal; - providing a second analog signal associated with the image to the input of the A/D converter, and, during a second time period, the A/D converter converting the second analog signal into a corresponding second digital signal; and - providing a third analog signal associated with the image to the input of the A/D converter, and, during a third time period, the A/D converter converting the third analog signal into a corresponding third digital signal, wherein the first, second, and third time periods are offset from each other and partially overlapping. - 22. The method of claim 21, further comprising providing a fourth analog signal associated with the image to the input of the A/D converter, and, during a fourth time period, the A/D converter converting the fourth analog signal into a corresponding fourth digital signal, wherein the first, second, third, and fourth time periods are offset from each other and partially overlapping. - 23. The method of claim 22, wherein by the time the fourth period of time begins, the A/D converter has determined at least some, but not all, of the bits of the first digital signal. - 24. The method of claim 21, wherein the first, second, and third time periods are offset from each other by one clock cycle. - 25. The method of claim 21, wherein the first, second, and third analog signals are successive. - 26. The method of claim 25, wherein by the time the third period of time begins, the A/D converter has determined at least one of the bits of the first digital signal. - 27. The method of claim 21, wherein when the third period of time begins, the A/D converter has determined some, but not all, of the bits of the first digital signal. - 28. The method of claim 21, wherein during the partially overlapping time period of the first, second, and third time periods, different bits of the first, second, and third digital signals are determined during identical clock cycles. \* \* \* \* \*