

# (19) United States (12) Reissued Patent Pendse et al.

## (10) Patent Number: US RE44,608 E (45) Date of Reissued Patent: Nov. 26, 2013

- (54) SOLDER JOINT FLIP CHIP INTERCONNECTION
- (71) Applicant: **STATS ChipPAC, Ltd.**, Singapore (SG)
- (72) Inventors: Rajendra D. Pendse, Fremont, CA
   (US); KyungOe Kim, Daegeon (KR);
   TaeWoo Kang, Kyoung-gi-Do (KR)

(73) Assignee: STATS ChipPAC, Ltd., Singapore (SG)

**References Cited** 

(56)

JP

JP

#### U.S. PATENT DOCUMENTS

5,186,383A2/1993Melton et al.5,378,859A1/1995Shirasaki et al.

(Continued)

#### FOREIGN PATENT DOCUMENTS

04-355033 0/1002

- (21) Appl. No.: 13/756,905
- (22) Filed: Feb. 1, 2013

#### **Related U.S. Patent Documents**

Reissue of:

| (64) | Patent No.: | 8,129,841     |
|------|-------------|---------------|
|      | Issued:     | Mar. 6, 2012  |
|      | Appl. No.:  | 12/624,482    |
|      | Filed:      | Nov. 24, 2009 |

#### U.S. Applications:

- (63) Continuation of application No. 11/640,468, filed on Dec. 14, 2006, now abandoned, which is a continuation-in-part of application No. 11/388,755, filed on Mar. 24, 2006, now abandoned, and a continuation-inpart of application No. 10/985,654, filed on Nov. 10, 2004, now Pat. No. 7,368,817.
- (60) Provisional application No. 60/597,648, filed on Dec.
  14, 2005, provisional application No. 60/665,208,
  filed on Mar. 25, 2005, provisional application No.

| 04-355955  | 9/1992 |
|------------|--------|
| 2005-28037 | 4/1993 |

(Continued)

#### OTHER PUBLICATIONS

Yamada, Hiroshi et al., "Advanced copper column based solder bump for flip-chip interconnection", International Symposium on Microelectronics, 1997, pp. 417-422, The British Library—"The world's knowledge".

(Continued)

Primary Examiner — Hsien Ming Lee
(74) Attorney, Agent, or Firm — Robert D. Atkins; Patent Law Group: Atkins & Associates, P.C.

#### (57) **ABSTRACT**

A flip chip interconnect has a tapering interconnect structure, and the area of contact of the interconnect structure with the site on the substrate metallization is less than the area of contact of the interconnect structure with the die pad. Also, a

60/518,864, filed on Nov. 10, 2003, provisional application No. 60/533,918, filed on Dec. 31, 2003.

- (51) Int. Cl.
   H01L 23/48 (2006.01)
   H01L 21/44 (2006.01)
- (52) **U.S. Cl.** USPC .... **257/737**; 257/778; 257/781; 257/E23.021; 438/612; 438/613

(58) Field of Classification Search USPC ....... 438/107, 612, 613; 257/737, 734, 778, 257/781, E23.021

See application file for complete search history.

bond-on-lead or bond-on-narrow pad or bond on a small area of a contact pad interconnection includes such tapering flip chip interconnects. Also, methods for making the interconnect structure include providing a die having interconnect pads, providing a substrate having interconnect sites on a patterned conductive layer, providing a bump on a die pad, providing a fusible electrically conductive material either at the interconnect site or on the bump, mating the bump to the interconnect site, and heating to melt the fusible material.

25 Claims, 4 Drawing Sheets



## **US RE44,608 E** Page 2

| (56)               |                  | Referen          | ces Cited                        | 7,361,99<br>7,405,48        |                   |                  | Lu et al.<br>Usui et al.       |
|--------------------|------------------|------------------|----------------------------------|-----------------------------|-------------------|------------------|--------------------------------|
|                    | U.S.             | . PATENT         | DOCUMENTS                        | 7,436,06                    | 3 B2              | 10/2008          | Miyata et al.                  |
| 5 206              |                  | 2/1005           |                                  | 7,488,89<br>7,521,28        |                   |                  | Saiki et al.<br>Miranda et al. |
| 5,386,6<br>5,434,4 |                  |                  | George et al.<br>Kulwicki        | 7,521,28                    |                   |                  | Tay et al.                     |
|                    | 561 A            |                  | Tago et al.                      | 7,670,93                    |                   |                  | Topacio et al.                 |
| 5,519,5            |                  |                  | Natarajan                        | 7,671,45                    |                   | 3/2010           |                                |
|                    | 595 A            |                  | Bentlage et al.                  | 7,700,40                    |                   | 4/2010           | Pendse<br>Hsieh et al.         |
|                    | )71 A            | 1/1998<br>8/1998 | Beddingfield et al.              | 7,750,45                    |                   | 7/2010           |                                |
|                    | 818 A<br>782 A   |                  | Fukasawa                         | 7,790,50                    |                   | 9/2010           |                                |
| , , ,              | 514 A            |                  | Roldan et al.                    | 7,791,21                    |                   |                  | Chen et al.                    |
|                    | 886 A            | 2/1999           |                                  | 7,847,39<br>7,847,41        |                   |                  | Masumoto<br>Araki et al.       |
|                    | 399 A<br>326 A   | 2/1999           | Lee<br>Tanaka                    | 7,851,92                    |                   |                  | Gallegos et al.                |
| · · · ·            | 169 A            | 6/1999           |                                  | 7,898,08                    |                   | 3/2011           | $\mathbf{v}$                   |
| / /                | 456 A            |                  | Zhou et al.                      | 7,902,66                    |                   |                  | Lee et al.                     |
| · · · · ·          | 172 A            |                  | Desai et al.                     | 7,902,67<br>7,902,67        |                   |                  | Ohuchi et al.<br>Lin et al.    |
| , ,                | 507 A<br>305 B1  |                  | Yagi et al.<br>Darveaux et al.   | 7,932,17                    |                   |                  | Huemoeller et al.              |
|                    | 530 B1           |                  | Takigami                         | 7,947,60                    |                   |                  | Ito et al.                     |
|                    | 466 B1           |                  | Tsukada et al.                   | 7,973,40                    | 6 B2              | 7/2011           | Pendse                         |
| / /                | 209 B1           |                  | Nakamura et al.                  | 8,129,84                    |                   |                  | Pendse et al.                  |
| , ,                | 220 B1<br>163 B1 |                  | Saitoh et al.<br>Ohuchi et al.   | 2001/001342                 |                   |                  | Dalal et al.                   |
|                    | 450 B1           |                  | Urasaki et al.                   | 2002/004103                 |                   | 4/2002<br>9/2002 | Smin<br>Tatsuta et al.         |
|                    |                  |                  | Desai et al.                     | 2002/012170                 |                   | 10/2002          |                                |
| / /                | 560 B1           |                  | Capote et al.                    | 2002/019286                 |                   |                  | Imasu et al.                   |
| · · · ·            | 754 B1<br>505 B1 |                  | DiStefano et al.<br>Beroz et al. | 2003/004941                 |                   |                  | Chaudhuri et al.               |
|                    | 206 B1           | 12/2001          |                                  | 2003/006708                 |                   |                  | Shintani                       |
|                    |                  |                  | Yuzawa et al.                    | 2003/012773/<br>2003/016874 |                   |                  | Lee et al.<br>Katagiri et al   |
|                    | 571 B1           | _ /              | Capote et al.                    | 2003/0108/4                 |                   |                  | Katagiri et al.<br>Yeh et al.  |
|                    | 916 B1<br>707 B1 | 5/2002           | Lin<br>Huang et al.              | 2004/005634                 |                   |                  | Endo et al.                    |
| · · · ·            | )73 B1           |                  | Kaskoun et al.                   | 2004/010522                 | 3 A1              | 6/2004           | Okada et al.                   |
| 6,441,3            | 316 B1           | 8/2002           | Kusui                            | 2004/010813                 |                   |                  | Ashida                         |
| , , ,              |                  |                  | Nakazawa et al.                  | 2004/023256                 |                   |                  | Hortaleza et al.               |
|                    | 425 B1           |                  | Keser et al.<br>Iwasaki et al.   | 2005/004604<br>2005/010351  |                   | 3/2005           | Kaneyuki                       |
|                    | 508 B2           |                  | Nakayama                         | 2005/024803                 |                   |                  | Hung et al.                    |
| / /                |                  | 2/2003           | Interrante et al.                | 2006/013175                 |                   | 6/2006           |                                |
|                    | 510 B1           |                  |                                  | 2006/019229                 |                   | 8/2006           |                                |
| / /                |                  | 8/2003           | Kuwabara et al.<br>Lin et al.    | 2006/020233                 |                   | 9/2006           |                                |
|                    | 560 B2           |                  | Chaudhuri et al.                 | 2007/020023/<br>2008/009374 |                   |                  | Gerber et al.<br>Gerber et al. |
| / /                | 483 B2           |                  | Chong et al.                     | 2008/017974                 |                   | 7/2008           |                                |
|                    |                  | 1/2004<br>3/2004 | Benzler et al.                   | 2008/027780                 |                   |                  | Tsai et al.                    |
| / /                | 537 B2           |                  | Taniguchi et al.                 | 2009/010844                 |                   | 4/2009           | -                              |
|                    |                  |                  | Yang et al.                      | 2009/011443                 |                   | 5/2009           |                                |
|                    |                  | 8/2004           |                                  | 2009/015271/<br>2009/019132 |                   | 6/2009<br>7/2009 | Sonara<br>Wang                 |
|                    | 573 B2<br>582 B2 |                  | Venkateswaran et al.<br>Pendse   | 2009/019192                 |                   |                  | Tsai et al.                    |
|                    |                  | 9/2004           |                                  | 2009/030864                 |                   | 12/2009          |                                |
|                    | 262 B1           | 10/2004          |                                  | 2010/013996                 |                   |                  | Wang et al.                    |
| / /                | 545 B2           |                  | Lee et al.                       | 2011/004970                 | 3 A1              | 3/2011           | Hsu et al.                     |
|                    | 878 B2<br>944 B2 |                  | Danvir et al.<br>Murtuza et al.  | $\mathbf{F}_{i}$            | ODEL              | CNI DATEI        |                                |
|                    |                  |                  | Moxham et al.                    | Γ                           | OKEP              | UN PALEI         | NT DOCUMEN                     |
|                    | 255 B2           |                  | Murtuza et al.                   | JP                          | 650               | 03687            | 4/1994                         |
|                    | 948 B2           |                  | Caletka et al.                   | JP                          | 09-09             | 97791            | 8/1997                         |
| / /                | 585 B2<br>743 B2 | 2/2006<br>2/2006 | Isinzaki<br>Iwatsu et al.        | JP                          |                   | 56307            | 9/1998                         |
| · · · ·            | 750 B2           |                  | Liu et al.                       | JP<br>JP                    |                   | 45176<br>33571   | 5/1999<br>8/1999               |
|                    | 705 B2           |                  | Huang                            |                             | 2000-02           |                  | 1/2000                         |
|                    | 284 B2<br>435 B2 |                  | Chauhan et al.                   |                             | 2000-34           |                  | 12/2000                        |
| · · · ·            | нээ в2<br>407 B2 |                  | Chung et al.<br>Kim et al.       |                             | 20011:            |                  | 6/2001                         |
| 7,102,2            | 222 B2           | 9/2006           | Kuo et al.                       |                             | 200221<br>2004-21 |                  | 9/2002<br>5/2004               |
|                    | 239 B2           | _ /              | Pu et al.                        |                             | 2004-22           |                  | 6/2004                         |
| , , ,              | 524 B2<br>328 B2 |                  | Hsu et al.<br>Lin et al.         |                             | 200510            |                  | 4/2005                         |
| · · · ·            | )73 B2           | 5/2007           | _                                | KR<br>KP                    |                   | 79438<br>70438   | 10/1997                        |
|                    | )99 B2           |                  | Lin et al.                       | KR<br>KR                    |                   | 79438<br>52333   | 11/1998<br>6/1999              |
| 7,271,4            | 484 B2           |                  | Reiss et al.                     | KR                          | 2000-0            | 62333            | 10/2000                        |
| , ,                |                  | 11/2007          | •                                | WO                          |                   | 06964 A1         | 4/1993                         |
| 7,317,2            | 245 B1           | 1/2008           | Lee et al.                       | WO                          | 030               | 71842 A1         | 8/2001                         |

| 1 1          |     |         |                  |
|--------------|-----|---------|------------------|
| 7,851,928    | B2  | 12/2010 | Gallegos et al.  |
| 7,898,083    | B2  | 3/2011  | Castro           |
| 7,902,660    | B1  | 3/2011  | Lee et al.       |
| 7,902,678    | B2  | 3/2011  | Ohuchi et al.    |
| 7,902,679    | B2  | 3/2011  | Lin et al.       |
| 7,932,170    | B1  | 4/2011  | Huemoeller et al |
| 7,947,602    | B2  | 5/2011  | Ito et al.       |
| 7,973,406    | B2  | 7/2011  | Pendse           |
| 8,129,841    | B2  | 3/2012  | Pendse et al.    |
| 2001/0013423 | A1  | 8/2001  | Dalal et al.     |
| 2002/0041036 | A1  | 4/2002  | Smith            |
| 2002/0121706 | A1  | 9/2002  | Tatsuta et al.   |
| 2002/0155637 | A1  | 10/2002 | Lee              |
| 2002/0192865 | A1  | 12/2002 | Imasu et al.     |
| 2003/0049411 | A1  | 3/2003  | Chaudhuri et al. |
| 2003/0067084 | A1  | 4/2003  | Shintani         |
| 2003/0127734 | A1  | 7/2003  | Lee et al.       |
| 2003/0168748 | A1  | 9/2003  | Katagiri et al.  |
| 2004/0035909 | A1  | 2/2004  | Yeh et al.       |
| 2004/0056341 | A1  | 3/2004  | Endo et al.      |
| 2004/0105223 | A1  | 6/2004  | Okada et al.     |
| 2004/0108135 | A1  | 6/2004  | Ashida           |
| 2004/0232562 | A1  | 11/2004 | Hortaleza et al. |
| 2005/0046041 | A1  | 3/2005  | Tsai             |
| 2005/010251C | A 1 | 5/2005  | 17               |

#### VTS

#### Page 3

## (56) **References Cited**

#### FOREIGN PATENT DOCUMENTS

#### OTHER PUBLICATIONS

Yamada, Hiroshi et al., "A fine pitch and high aspect ratio bump array for flip-chip interconnection", Int'l Electronics Manufacturing Technology Symposium, 1992, pp. 288-292, IEEE/CHMT. Lu, H. et al., "Predicting Optimal Process Conditions for Flip-Chip Assembly Using Copper Column Bumped Dies", Electronics Packaging Technology Conference, 2002, pp. 338-343. Kawahara, Toshimi, "SuperCSP", IEEE Transactions on Advanced Packaging, May 2000, pp. 215-219, vol. 23, No. 2. Son, Ho-Young, "Studies on the Thermal Cycling Reliability of Fine Pitch Cu/SnAg Double-Bump Flip Chip Assemblies on Organic Substrates: Experimental Results and Numerical Analysis", IEEE Electronic Components and Technology Conference, 2008, pp. 2035-2043.

## **U.S. Patent** Nov. 26, 2013 Sheet 1 of 4 **US RE44,608 E**







## U.S. Patent Nov. 26, 2013 Sheet 2 of 4 US RE44,608 E





## *FIG. 2B*

## **U.S. Patent** Nov. 26, 2013 Sheet 3 of 4 **US RE44,608 E**





## **U.S. Patent** Nov. 26, 2013 Sheet 4 of 4 **US RE44,608 E**



*FIG.* 4

#### **SOLDER JOINT FLIP CHIP INTERCONNECTION**

Matter enclosed in heavy brackets [] appears in the 5 original patent but forms no part of this reissue specification; matter printed in italics indicates the additions made by reissue.

#### CLAIM TO DOMESTIC PRIORITY

The present application is a reissue application of U.S. Pat. No. 8,129,841, which is a continuation of U.S. patent appli-

of fine lines and spaces; but in the conventional arrangement space between adjacent pads limits the number of traces than can escape from the more inward capture pads in the array, and the fan out routing between the capture pads beneath the die and the external pins of the package is conventionally formed on multiple metal layers within the package substrate. For a complex interconnect array, substrates having multiple layers may be required to achieve routing between the die pads and the second level interconnects on the package. Multiple layer substrates are expensive, and in conven-10

tional flip chip constructs the substrate alone typically accounts for more than half the package cost (about 60% in some typical instances). The high cost of multilayer sub-

cation Ser. No. 11/640,468, filed Dec. 14, 2006 [now abandoned, and claims priority to the foregoing parent application 15 pursuant to 35 U.S.C. §120] which claims the benefit of U.S. provisional application No. 60/597,648, filed Dec. 14, 2005, and further is a continuation-in-part of U.S. patent application Ser. No. 11/388,755, now abandoned, filed Mar. 24, 2006, which claims the benefit of U.S. provisional application 20No. 60/665,208, filed Mar. 25, 2005, and further is a continuation-in-part of U.S. patent application Ser. No. 10/985,654, now U.S. Pat. No. 7,368,817, filed Nov. 10, 2004, which claims the benefit of U.S. provisional application No. 60/533, 918, filed Dec. 31, 2003, and U.S. provisional application No. 25 60/518,864, filed Nov. 10, 2003.

#### FIELD OF THE INVENTION

This invention relates to semiconductor packaging and, particularly, to flip chip interconnection.

#### BACKGROUND OF THE INVENTION

strates has been a factor in limiting proliferation of flip chip technology in mainstream products.

In conventional flip chip constructs the escape routing pattern typically introduces additional electrical parasitics, because the routing includes short runs of unshielded wiring and vias between wiring layers in the signal transmission path. Electrical parasitics can significantly limit package performance.

Flip chip interconnection is commonly used in a wide variety of integrated circuit designs, including for example ASIC, GPU, Chipset, DSP, FPGA.

#### SUMMARY OF THE INVENTION

The aforementioned challenges presented by conventional flip chip interconnect can be addressed by connecting the interconnect bump directly onto a lead ("Bump-on-Lead" 30 interconnect, or "BoL"); or by connecting the interconnect bump directly onto a narrow interconnection pad, or narrow pad ("Bump-on-Narrow Pad", or "BoNP") rather than onto a conventional capture pad. Such approaches are described in, This invention relates to semiconductor packaging and, 35 for example, related U.S. application Ser. No. 10/985,654

particularly, to flip chip interconnection.

Flip chip packages include a semiconductor die mounted onto a package substrate with the active side of the die facing the substrate. The substrate is made up of a dielectric layer and at least one metal layer, patterned to provide substrate 40 circuitry, which includes among other features traces ("leads") leading to interconnect pads. The metal layer may be patterned by, for example, a mask-and etch process. Conventionally, interconnection of the circuitry in the die with circuitry in the substrate is made by way of bumps which are 45 attached to an array of interconnect pads on the die, and bonded to a corresponding (complementary) array of interconnect pads (often referred to as "capture pads") on the substrate. The capture pads are typically much wider than the leads, and can be as wide as, for example, about 2 to 4 times 50 the nominal or design width of the leads. Conventionally, the interconnect area on the capture pad is approximately equal to the interconnect area on the die pad.

The areal density of electronic features on integrated circuits has increased enormously, and chips having a greater 55 density of circuit features also may have a greater density of sites ("die pads") for interconnection with the circuitry on a package substrate. The package is connected to underlying circuitry, such as a printed circuit board (e.g., a "motherboard"), in the device in 60 which the package is employed, by way of second level interconnects (e.g., pins, secondary interconnect solder balls) between the package and the underlying circuit. The second level interconnects have a greater pitch than the flip chip interconnects, and so the routing on the substrate convention- 65 ally "fans out". Significant technological advances in patterning the metal layer on the substrate have enabled construction

(BoL) and U.S. application Ser. No. 11/388,755 (BoNP), referenced above.

BoNP or BoL approaches can provide more efficient routing of traces on the substrate. Particularly, the signal routing can be formed entirely in a single metal layer of the substrate. This can reduce the number of layers in the substrate, and forming the signal traces in a single layer also permits relaxation of some of the via, line and space design rules that the substrate must meet. This simplification of the substrate greatly reduces the overall cost of the flip chip package. The bump-on-lead architecture also helps eliminate such features as vias and "stubs" from the substrate design, and enables a microstrip controlled impedance electrical environment for signal transmission, thereby greatly improving performance. We have discovered that, within selected design parameters, a BoL or BoNP flip chip interconnection can be at least as reliable as a conventional bond on capture pad interconnect. Generally, within a range, interconnect structures formed on narrower leads—that is, more sharply tapered interconnect structures—can be more reliable than interconnect structures formed on less narrow leads.

Particularly, where the CTE of the die differs significantly from the CTE of the substrate, improved reliability can result from configuring the interconnect so that the interconnect structure is tapered, and the area of contact of the solder with the site on the lead is significantly less than the area of contact of the solder with the die pad. The contact at the site on the lead can be narrower as a result of a narrow dimension of the lead at the site (BoL) or of a narrow pad at the site (BoNP); or the contact at the site on the lead can be narrow as a consequence of masking a larger pad or otherwise limiting the solder-wettable area of a larger pad.

#### 3

In some embodiments the CTE of the substrate is significantly greater than the CTE of the die; and the material of the interconnect structure is selected to be close to that of the substrate. For example, the CTE of a laminate (organic) substrate is typically in a range about 16-18 ppm/degree C.; the CTE of silicon is about 2-3 ppm/degree C.; the CTE of "glass ceramic" (in earlier use for substrates) is about 3-4 ppm/ degree C.; the CTE of a co-fired ceramic (in use in multilayer substrates—as many as 16-18 layers, for example) is about 8-8.5 ppm/degree C. The CTE of a laminate (organic) substrate, on the other hands, is typically in a range about 16-18 ppm/degree C., and so a significant CTE mismatch exists between silicon die and organic laminate or build-up substrates. In some embodiments, the die is silicon-based, the substrate is an organic laminate or build-up substrate, and the tapered interconnect structure has a CTE in the range of about 18-28 ppm/degree C. In one general aspect the invention features a flip chip interconnection having tapered interconnect structures, in 20 which a width of the connection of the interconnect structure with a die pad is greater than a width of the connection of the interconnect structure with a site on a lead. In some embodiments the connection at the die pad is about 1.5 times as wide as the connection at the lead, or is about 2 times as wide as the 25 connection at the lead, or is about 3 times as wide as the connection at the lead, or is about 4 times as wide as the connection at the lead. The width of the connection at the die pad can be in a range about 50  $\mu$ m to about 150  $\mu$ m; die pads in common use have widths about 110 (or 120)  $\mu$ m and about 30  $90 \,\mu\text{m}$ . The width of the connection at the site at the lead can be in a range about 20  $\mu$ m to about 100  $\mu$ m; some standard leads have widths at the site about 50  $\mu$ m, or about 40  $\mu$ m, or about 30 µm. Where the CTE mismatch between the die and the substrate is greater, a more sharply tapering interconnect 35 structure may prove more reliable; where the CTE mismatch is less, a less sharply tapered interconnect structure may prove suitable. In some embodiments the interconnect structure is a composite structure, including a higher-melting bump connected 40 to the die pad, and a lower-melting solder connecting the bump to the site on the lead. The lower-melting component of the composite structure can be provided as a cap on the bump; or, the lower-melting component can be provided on the interconnect site (for example as a solder paste, or a plated 45 spot); or a lower-melting material could be provided on each the bump and the site. The higher-melting bump can be of a material that is substantially non-collapsible at the reflow temperatures employed in making the interconnect. In such embodiments the higher-melting bump can be, for example, a 50 high-lead solder (such as a lead-tin alloy having high lead content), or copper, or gold, or nickel, or a combination of these. The lower-melting solder can be, for example, a eutectic solder, which may be tin-based, including tin and alloys of tin such as silver, copper, or lead, or a combination of these. Or, the bump could be entirely of a material that melts at the reflow temperature. The bump can be affixed to the die pad; or, it can be formed on the die pad in situ, by printing or plating the bump material at the die pads and then heating to form the bumps. In another general aspect the invention features a flip chip package including a die having interconnect pads in an active surface, and a substrate having interconnect sites on electrically conductive traces in a die attach surface, in which tapered interconnect structures connect the die pads to the 65 sites. In some embodiments the sites include locations in the leads (BoL); in some embodiments the sites include narrow

pads in the leads (BoNP); in some embodiments the sites include small-area portions of capture pads.

The bump-on-lead interconnection is formed according to methods of the invention either with or without use of a solder mask to confine the molten solder during a re-melt stage in the process. Avoiding the need for a solder mask can allow for finer interconnection geometry.

In some embodiments the substrate is further provided with a solder mask having openings over the interconnect sites on the leads. In some embodiments the substrate is further provided with solder paste on the leads at the interconnect sites.

We have also found by computer modeling that thermallyinduced maximum stress in BoL interconnections is less on 15 leads that are oriented at the interconnect site toward a thermally neutral point on the die (that is, in a "radial" direction) than on leads that are oriented at the interconnect site perpendicularly to a radial direction. In another general aspect the invention features a substrate for BoL or BoNP flip chip interconnection, in which the lengthwise dimension of the interconnect site (the mating portion of the lead or narrow pad) is oriented in a direction approximately aligned toward the thermally neutral point of the die, or deviating less than about 45° (more usually, less than about 20°; still more usually, less than about 10°) from such an alignment. In another general aspect the invention features a method for forming flip chip interconnection, by providing a substrate having interconnect sites in conductive traces formed in a die attach surface, providing a die having bumps attached to interconnect pads in an active surface; providing a fusible conductive material on the bumps or on the interconnect sites (or on each the bumps and the interconnect sites); supporting the substrate and the die; positioning the die with the active side of the die toward the die attach surface of the substrate, and aligning the die and substrate and moving one toward the other so that the bumps contact the corresponding sites; and melting and then re-solidifying the fusible material, forming a metallurgical interconnection between the bump and the trace. In some embodiments the method further includes forming an underfill between the die and the substrate. In another general aspect the invention features a method for forming flip chip interconnection, by providing a substrate having traces formed in a die attach surface and having a solder mask having openings over interconnect sites on the leads, and a die having bumps attached to interconnect pads in an active surface; supporting the substrate and the die; positioning the die with the active side of the die toward the die attach surface of the substrate, and aligning the die and substrate and moving one toward the other so that the bumps contact the corresponding traces (leads) on the substrate; melting and then re-solidifying to form the interconnection between the bump and the interconnect site on the trace.

In some embodiments the solder bump includes a collapsible solder portion, and the melt and solidifying step melts the bump to form the interconnection on the interconnect site. In some embodiments the substrate is further provided with a solder paste on the interconnect site, and the step of moving the die and the substrate toward one another effects a contact <sup>60</sup> between the bump and the solder on the site, and the melt and solidifying step melts the solder on the site to form the interconnection. In another general aspect the invention features a method for forming flip chip interconnection, by providing a substrate having traces formed in a die attach surface and having a solder mask having openings over interconnect sites on the leads and having solder paste on the leads at the interconnect

#### 5

sites, and a die having bumps attached to interconnect pads in an active surface; supporting the substrate and the die; positioning the die with the active side of the die toward the die attach surface of the substrate, and aligning the die and substrate and moving one toward the other so that the bumps contact the solder paste on the corresponding traces (leads) on the substrate; and melting and then re-solidifying the solder paste, forming a metallurgical interconnection between the bump and the trace.

In another general aspect the invention features a flip chip package, including interconnections formed as described above, and additionally including forming an underfill between the die and the substrate.

#### 6

The techniques for defining solder mask openings have wide tolerance ranges. Consequently, for a solder mask defined bump configuration, the capture pad must be large (typically considerably larger than the design size for the mask opening), to ensure that the mask opening will be located on the mating surface of the pad; and for a non-solder mask defined bump configuration, the solder mask opening must be larger than the capture pad. The width of capture pads (or diameter, for circular pads) is typically about the same as the ball (or bump) diameter, and can be as much as two to four times wider than the trace width. This results in considerable loss of routing space on the top substrate layer. In particular, for example, the "escape routing pitch" is much bigger than the finest trace pitch that the substrate technology can offer.

#### BRIEF DESCRIPTION OF THE DRAWINGS

FIG. 1A is a diagrammatic sketch of a portion of a conventional bump-on-capture pad ("BoC") flip chip interconnection, in a sectional view parallel to the plane of the package substrate surface.

FIG. 1B is a diagrammatic sketch in a plan view showing a die mounted on a substrate in a flip chip manner, in which the die and the substrate have significantly different thermal expansion coefficients, and showing dimensional change of 25 the die in relation to the substrate as a result of change in temperature.

FIG. **2**A is a diagrammatic sketch showing a portion of a flip chip interconnection according to the invention, in a sectional view perpendicular to the plane of the package <sup>30</sup> substrate surface and generally transverse to the long axes of the leads.

FIG. 2B is a diagrammatic sketch showing a portion of a flip chip interconnection according to the invention, in a sectional view perpendicular to the plane of the package <sup>35</sup> substrate surface and generally parallel long axes of the lead.
FIGS. 3A and 3B are diagrammatic sketches as in FIGS.
2B and 2B, respectively indicating dimensional references for various of the features.

15 This means that a significant number of pads must be routed on lower substrate layers by means of short stubs and vias, often beneath the footprint of the die, emanating from the pads in question.

FIG. 1A shows a portion of a conventional flip chip package, in diagrammatic sectional view; the partial sectional view in FIG. 1A is taken in a plane perpendicular to the package substrate surface. Referring now to FIG. 1A, a die attach surface of the package substrate includes a patterned electrically conductive layer formed on a dielectric layer 10. The metal layer is patterned to form leads and capture pads 16. An insulating layer 11, typically termed a "solder mask", covers the die attach surface of the substrate; the solder mask is usually constructed of a photodefinable material, and is patterned by conventional photoresist patterning techniques to have openings, indicated at 12, leaving the mating surfaces of the capture pads 16 exposed. Interconnect bumps 17 attached to pads (so-called "under bump metallization") 18 on the active side of the die 14 are joined to the mating surfaces of corresponding capture pads 16 on the substrate to form appropriate electrical interconnection between the circuitry on the die and the leads on the substrate. The active side of the die 14 is covered, except at the contact surfaces of the die pads 16, with a die passivation layer 15, which may be, for example, a polyimide layer. After the reflowed solder is cooled to establish the electrical connection, an underfill material (not shown in these FIGs.) is introduced into the space between the die and the substrate, mechanically stabilizing the interconnects and protecting the features between the die and the substrate. In such a conventional flip chip interconnect arrangement, signal escape traces in the upper metal layer of the substrate lead from their respective capture pads across the die edge location, and away from the die footprint. The capture pads are typically three times greater than the trace width. In one example of a conventional arrangement, the capture pads are arranged in a 210 µm two-row area array pitch in a solder mask defined configuration, with one signal trace between capture pads in the marginal row, resulting in an effective escape pitch about 105  $\mu$ m, for example. In one example of a BoL interconnect, the interconnect sites can be arranged in a 210 µm three-row area array pitch, with two signal traces between sites in the outer row, resulting in an effective escape pitch about 70 µm. This escape pitch is adequate to route a significant proportion of integrated circuit designs that commonly employ flip chip interconnection on a single metallization layer, based on the inherent I/O density of the IC device architectures. BoL interconnection also further opens the prospect of routing a considerable proportion of flip chip designs in conventional through-hole laminate substrates, inasmuch as laminate substrates have line/space capacities of about 40  $\mu$ m/40  $\mu$ m (or better). This could provide for substantial cost reduction.

FIG. **4** is a diagrammatic sketch in a sectional view of an 40 embodiment of the invention, showing an underfill.

#### DETAILED DESCRIPTION OF THE DRAWINGS

The invention will now be described in further detail by 45 reference to the drawings, which illustrate alternative embodiments of the invention. The drawings are diagrammatic, showing features of the invention and their relation to other features and structures, and are not made to scale. For improved clarity of presentation, in the FIGs. illustrating 50 embodiments of the invention, elements corresponding to elements shown in other drawings are not all particularly renumbered, although they are all readily identifiable in all the FIGs.

The conventional flip chip interconnection is made by 55 using a melting process to join the bumps (conventionally, solder bumps) onto the mating surfaces of the corresponding capture pads and, accordingly, this is known as a "bump-oncapture pad" ("BoC") interconnect. Two features are evident in the BOC design: first, a comparatively large capture pad is 60 required to mate with the bump on the die; second, an insulating material, typically known as a "solder mask" is required to confine the flow of solder during the interconnection process. The solder mask opening may define the contour of the melted solder at the capture pad ("solder mask 65 defined"), or the solder contour may not be defined by the mask opening ("non-solder mask defined").

#### 7

FIG. 1A shows a solder mask defined solder contour. As the fusible material of the bumps on the die melts, the molten solder tends to "wet" the metal of the capture pads, and the solder tends to "run out" over any contiguous metal surfaces that are not masked. The solder tends to flow along the under-5 lying pad (and exposed contiguous lead), and in the solder mask defined contour the solder flow is limited by the solder mask, for example by the width of the opening 12 in the solder mask **11**.

A non-solder mask defined solder contour may alterna- 10 tively be employed, in which the flow of solder along the lead is limited at least in part by a patterned deposition of nonsolder-wettable material on the lead surface.

#### 8

By analysis of interconnect configurations using computer simulations, we have determined that the primary locus of stress is as referenced at 19 in FIG. 1A. Particularly, where the thermal movement of the die in relation to the substrate is as shown at arrow 13 in FIG. 1A, the greatest ("Maximum") plastic strain on the interconnect is predicted by the computer model to be at the "leading edge" 19 of the connection (interface) between the solder 17 and the die pad (UBM) 18. (As will be appreciated, the arrow might be positioned at the substrate, but reversed, showing relative movement of the substrate in the opposite direction; the relative movement is pointed out here in relation to the die, because the thermally neutral point is established in relation to the die footprint. The appearance of actual failures during accelerated fatigue testing is consistent with the model; that is, failure in conventional bond-on-capture pad interconnects usually appears at the interface of the solder with the die pad, rather than at the interface of the solder with the capture pad on the substrate. A BoL interconnection according to an embodiment of the invention is shown by way of example in sectional views perpendicular to the surface of the substrate in FIGS. 2A and 2B. In FIG. 2A, two solder joints are shown in a sectional view transverse to the lead, and in FIG. 2B, one solder joint is shown in a sectional view parallel to the lead. Referring to FIG. 2A, a die attach surface of the package substrate includes a patterned electrically conductive layer formed on a dielectric layer 20. The metal layer is patterned to form leads having interconnect sites 26. An insulating layer 21, typically termed a "solder mask", covers the die attach surface of the substrate; the solder mask is usually constructed of a photodefinable material, and is patterned by conventional photoresist patterning techniques to have openings, indicated at 22, leaving the top surface and the sides of the lead (the "mating sur-

Thermal movement (in the x-y plane) of die pads on the die attach surface of the die in relation to the corresponding 1 points on the substrate (as indicated for example by arrow 13) in FIG. 1A), can result in stresses to the interconnections between the die pad and the site on the substrate. Dimensional change, resulting from temperature changes, of a flip chip mounted die in relation to a substrate, is shown diagrammatically (and with dimensions exaggerated) in plan view in FIG. **1**B. In this example, there is a significant mismatch between the CTE of the die and the CE of the substrate. A portion of the substrate is shown at 11. Dimensional change of the die in the x-y plane (parallel to the plane of the substrate) in relation to 25 the substrate as the temperature changes (for example, during thermal cycling in assembly or test or die burnout routines) is shown by the arrows **113**. A footprint of the die at a higher temperature (the substrate is more "thermally expanded" than the die) is shown at 14B; a footprint of the die at a lower 30 temperature is shown at 14B. As will be appreciated, registration of any point on the active surface of the die 14 with respect to a corresponding underlying point on the die attach surface of the substrate 11 will change as the dimensions of the die and substrate change differentially as a result of ther- 35 mal stress. At some point on the active surface of the die there is no net movement with relation to the corresponding point on the underlying substrate, as a result of expansion or contraction of the die in relation to the substrate; that point may be referred to herein as the "thermally neutral point". Gener- 40 ally, as may be appreciated, the thermally neutral point may approximately coincide with the geometric center of the die surface. The extent of movement of any point on the die in an x-y plane (parallel to the plane of the substrate) in relation to the substrate as a result of thermal expansion or contraction 45 (the "thermal movement") depends at least in part upon the distance of that point from the thermally neutral point on the die; accordingly, there is greater relative thermal movement at points nearer the edges of the die (and, particularly, near the corners of the die) than at points nearer the thermally neutral 50 point. Movement (in the x-y plane) of a die pad in relation to an underlying contact pad can result in stresses to the interconnection between the pad and the contact pad. Where the movement passes a limit, something has to give: failure of the 55 interconnect can result. In conventional flip chip interconnects, where there is a thermal mismatch between the die and the substrate, failure typically occurs at the joint between the solder bump and the die pad. And, in conventional flip chip interconnects, where there is a thermal mismatch between the 60 die and the substrate, even if there is no failure, thermal stress at the die pad can cause damage to the die. Conventionally it is thought that, in an ideal solder joint structure, the area (diameter) of the interconnect pad on the substrate is approximately equal to the area (diameter) of the 65 interconnect pad on the die, as shown by way of example in FIG. **1**A.

metallization") 28 on the active side of the die 24 and are joined to the mating surfaces of the leads at the interconnect sites 26 on the substrate to form appropriate electrical interconnection between the circuitry on the die and the leads on the substrate. The active side of the die 24 is covered, except at the contact surfaces of the die pads 26, with a die passivation layer (such as a polyimide layer) 25. After the reflowed solder is cooled to establish the electrical connection, an underfill material (not shown in these FIGs.) is introduced into the space between the die and the substrate, mechanically stabilizing the interconnects and protecting the features between the die and the substrate.

faces") exposed at the interconnect site 26. Interconnect

structures 27 are attached to pads (so-called "under bump

Referring now to FIG. 2B, an interconnect is shown in a sectional view taken along the line 2B-2B in FIG. 2A. (In this view, the solder mask 21 is not shown.) This view shows the solder of interconnect structure 27 covering the sides of the lead **26**.

The interconnect structures according to some embodiments can be made using entirely fusible materials, or using composite bumps, or using a solder-on-lead method, as described above.

Particularly, for example, so-called composite interconnect structures may be used. Composite structures have at least two bump portions, made of different materials, including one which is collapsible under reflow conditions, and one which is substantially non-collapsible under reflow conditions. The non-collapsible portion is attached to the interconnect pad on the die; typical conventional materials for the non-collapsible portion include various solders having a high lead (Pb) content, for example, (such as a lead-tin alloy having high lead content), or copper, or gold, or nickel, or a combination of these. The collapsible portion is joined to the

#### 9

non-collapsible portion, and it is the collapsible portion that makes the connection with the interconnect site on the lead. Typical conventional materials for the collapsible portion of the composite bump include eutectic solders, for example, which may be tin-based, including tin and alloys of tin such as 5 silver, copper, or lead, or a combination of these.

This structure can be formed in the following way, for example. Solder bumps (or balls) are attached to or formed on the die pads (under bump metallization or UBM). Solder is applied to the interconnect sites on the traces, for example in 10 the form of a solder paste. The die is oriented, active side facing the mounting surface of the substrate, so that the bumps on the die are aligned with the respective interconnect sites on the leads, and the die is moved toward the substrate to bring the bumps into contact with the solder on the leads. The 15 assembly is then heated, to reflow the solder and form the connection at the interconnect site. As the solder on the lead reflows, it wicks to the solder-wettable surface of the solder bump, and to the solder-wettable mating surfaces of the lead. The surface of the substrate dielectric 20 is not solder- 20 wettable, and the solder tends to make little or no contact with the substrate dielectric. The tapered form of the connection structure (as viewed in section across the lead, as in FIG. 2A) results from the narrow dimension of the lead at the interconnect site, and the wicking of the solder during reflow. For example, the bumps may be formed of a high-lead (high-Pb) solder (e.g., 97% lead, 2% tin), and the solder on the interconnect site can be a eutectic solder. Reflow in some such examples can be carried out at a peak temperature of 235° C., employing flux in a jet flux method. In a BoL construct such as is shown here, although the width of the leads may vary over their length, no particular widening of the leads is formed at the interconnect sites; in a BoNP construct, the leads may be widened to a limited extent at the interconnect sites. In either BoL or BoNP construct, the 35 sides of the lead—as well as the top—(the mating surfaces) are exposed to the solder at the interconnect site, and during reflow solder wicks to the solder-wettable surfaces. As noted with reference to FIG. 2B, a solder mask is employed in these embodiments to limit the flow of solder 40 along the length of the leads. In other embodiments the leads may be treated to be non-solder-wettable along portions of the leads adjacent the mating surfaces at the interconnect sites, so that flow of solder away from the interconnect sites along the leads is limited without use of a solder mask. Any of a variety of substrate types can be employed according to the invention, including for example build-up film substrates and laminate substrates. For example, a 1-2-1 highdensity build-up substrate can be used (such as an Ajinomoto Build-Up Film, or other high density substrate build-up film), 50 or a 4-layer laminate substrate can be used. Testing of samples constructed generally as shown in FIGS. 2A and 2B and employing a high-lead solder ball and a eutectic solder on the interconnect site shows that eventual failure can occur at or near the lead, rather than at the die pad, 55 as in the conventional interconnect. Moreover, in embodiments according to the invention, where the difference between the areas of contact at the die pad and at the lead is sufficiently great, a greater number of thermal cycles to failure can be obtained. 60 FIGS. 3A and 3B are similar to FIGS. 2A and 2B, marked up for reference to dimensions of certain of the features. The features are referenced as follows: H, interconnect height as measured from the die surface to the solder mask surface; D, bump diameter at half the interconnect height (H/2); UD, 65 under bump metallization diameter; OPx, mask opening width in the x-direction (across the lead); OPy, mask opening

#### 10

width in the y-direction (along the lead); CW, width of the (Copper) lead at the interconnect site; CH, thickness (height) of the lead at the interconnect site; T, solder mask thickness.

A BoL construct according to the invention may have the following dimensions, for example: UD, 90  $\mu$ m; D, 0.110  $\mu$ m; H, 75 μm; T, 40 μm; CW, 30 μm, CT, 20 μm. A BoL construct having these dimensions formed on an Ajinomoto Build-Up Film (ABF) 1-2-1 substrate has performed well in fatigue failure tests. This result is surprising, because it is conventionally believed that preferred interconnects should have a shape and support area for the joint at the die side approximately equal to that on the substrate side (bond-on-capture pad, or BoC). (A similar BoL construct, having a wider CW (40 µm) and formed on a 4-layer BT laminate, performed less satisfactorily.) Without intending to be bound thereto, the applicants suggest that the following hypothesis might explain this surprising result. Although in the conventional BoC the average strain on the interconnect system is determined by the magnitude of the CTE mismatch between the die and the substrate, a high strain concentration occurs at the bump/die interface, because at this location there is an abrupt difference in CTE. Accordingly, applicants suggest that fatigue failure is driven by a concentration of plastic strain at this location, and not by the average strain. In the BoL construct, because the interconnect structure is tapered, the portion of it nearer the substrate has a greater compliancy; particularly, applicants suggest that there is a high compliancy region (or "relief structure") at or near the narrow interface at the interconnect site on the trace. Applicants suggest that this 30 relief structure has an effect of diffusing the strain away from the die pad, resulting in improved fatigue life of the system. A computer analysis (Finite Element Modeling, FET) can lend support to this view.

A conventional (BoC) construct having the following dimensions was used for the FET analysis: UD, 90 µm; D,

0.110 μm; H, 75 μm; OPx, 95 μm; T, 40 μm; CW, 115 μm, CT,  $20 \,\mu\text{m}$ . The analysis showed a considerable concentration of maximum strain at the interface with the die pad in the BoC model, and a maximum plastic strain in a zone on the "leading edge" of the structure at the die pad (see, FIG. 1A). In the BoL model, the maximum plastic strain is reduced, and it is shifted away from the die pad interface.

A flip chip package according to the invention includes an underfill, between the substrate 20 and the die 24, as shown in 45 one embodiment at **47** in FIG. **4**. As will be appreciated by inspection of FIG. 2A, for example, the contact of the interconnect structure 27 with the solder mask can prevent flow of the underfill material into the region in the solder mask opening immediately adjacent the interconnection structure with the site on the trace. In some practical applications, the existence of voids can be undesired and, accordingly, it may be preferred to reduce the thickness of the solder mask, as shown at Ts in FIG. 4, to provide an opening between the solder mask opening and the interconnect structure 27 for flow of the underfill material into this region. Accordingly, in the embodiment shown in FIG. 4, there are substantially no voids in the underfill.

#### The invention claimed is:

1. A semiconductor device, comprising: a substrate having a non-wettable surface at a first level; a lead formed over the substrate wherein a portion of the lead forms a lead interconnect site having a width equal to a width of the lead;

a mask layer formed over the substrate with a surface at a second level different from the first level and an opening over the lead interconnect site and over a portion of the substrate;

15

#### 11

a semiconductor die; and

a bump formed between the semiconductor die and lead interconnect site, the bump having:

a first profile as seen in a sectional view taken transverse to the lead, the first profile having a tapered form 5 within the opening of the mask layer such that the first profile has a first width at the first level substantially equal to the width of the lead interconnect site and a second width at the second level greater than the first width by nature of the tapered form to create a void 10 with respect to the opening of the mask layer over the portion of the substrate due to the non-wettable surface, the first profile contacting the mask layer at the

#### 12

**8**. The semiconductor device of claim **5**, wherein the lead has a width of 20-100 micrometers.

**9**. The semiconductor device of claim **5**, further including an underfill material deposited between the semiconductor die and substrate and further deposited in the void of the opening of the mask layer.

10. The semiconductor device of claim 5, wherein the substrate is non-wettable which causes the bump to form the void in the opening of the mask layer.

11. The semiconductor device of claim 5, wherein the tapered form of the bump reduces stress on the semiconductor die.

**12**. A semiconductor device, comprising: a substrate having a surface at a first level;

second level and the lead interconnect site at the first level, and

a second profile as seen in a sectional view taken parallel to the lead, the second profile further having a length at the first level different from the first width of the first profile and equal to a length of the opening in the mask layer in a direction parallel to the lead. 20

2. The semiconductor device of claim 1, wherein the bump includes a first region with a first melting temperature and a second region having a second melting temperature which is different than the first melting temperature of the first region.

**3**. The semiconductor device of claim **1**, wherein the bump 25 has a collapsible region including eutectic solder, tin, silver, copper, or lead, and a non-collapsible region including lead solder, copper, gold, or nickel.

4. The semiconductor device of claim 1, further including an underfill material deposited between the semiconductor 30 die and substrate and further deposited in the void of the opening of the mask layer.

5. A semiconductor device, comprising:

a substrate having a surface at a first level;

a lead formed over the substrate wherein a portion of the 35

- a lead formed over the substrate wherein a portion of the lead forms a lead interconnect site having a width equal to a width of the lead;
- a mask layer formed over the substrate with a surface at a second level different from the first level and an opening over the lead interconnect site;

a semiconductor die; and

a bump formed between the semiconductor die and lead interconnect site, the bump having:

- a first profile as seen in a sectional view taken transverse to the lead, the first profile having a tapered form with a first width at the first level and a second width at the second level greater than the first width which forms a void, and
- a second profile as seen in a sectional view taken parallel to the lead, the second profile having a length at the first level different from the first width of the first profile and equal to a length of the opening of the mask layer in a direction parallel to the lead.

13. The semiconductor device of claim 12, wherein the

lead forms a lead interconnect site having a width equal to a width of the lead;

a mask layer formed over the substrate with a surface at a second level different from the first level and an opening over the lead interconnect site and over a portion of the 40 substrate;

a semiconductor die; and

- a bump formed between the semiconductor die and lead interconnect site, the bump having:
  - a first profile as seen in a sectional view taken transverse 45 tor die to the lead, the first profile having a tapered form within the opening of the mask layer such that the first profile has a first width at the first level and a second width at the second level greater than the first width which forms a void in the opening of the mask layer 50 region. between the bump and the portion of the substrate, the first profile contacting the mask layer at the second level, and
    a first profile contacting the mask layer at the second level, and
  - a second profile as seen in a sectional view taken parallel 55 to the lead, the second profile having a length at the first level different from the first width of the first

bump contacts the mask layer at the second level and the lead interconnect site at the first level to form the void in the opening of the mask layer between the bump and the substrate.

14. The semiconductor device of claim 13, wherein the substrate has a non-wettable surface which causes the void in the opening of the mask layer over the substrate.

**15**. The semiconductor device of claim **13**, further including an underfill material deposited between the semiconductor die and substrate and further deposited in the void.

16. The semiconductor device of claim 12, wherein the bump includes a first region with a first melting temperature and a second region having a second melting temperature which is different than the first melting temperature of the first region.

17. The semiconductor device of claim 12, wherein the bump has a collapsible region including eutectic solder, tin, silver, copper, or lead, and a non-collapsible region including lead solder, copper, gold, or nickel.

18. The semiconductor device of claim 12, wherein the tapered form of the bump reduces stress on the semiconductor die.
19. A semiconductor device, comprising:

a substrate having a surface at a first level;
a lead formed over the substrate wherein a portion of the lead forms a lead interconnect site having a width substantially equal to a width of the lead;
a mask layer formed over the substrate with an opening over the lead interconnect site;
a semiconductor die; and
a bump formed between the semiconductor die and lead interconnect site, the bump having:

profile and equal to a length of the opening of the mask layer in a direction parallel to the lead.
6. The semiconductor device of claim 5, wherein the bump 60 includes a first region with a first melting temperature and a second region having a second melting temperature which is different than the first melting temperature of the first region.
7. The semiconductor device of claim 5, wherein the bump has a collapsible region including eutectic solder, tin, silver, 65 copper, or lead, and a non-collapsible region including lead solder, copper, gold, or nickel.

14

#### 13

a first profile as seen in a sectional view taken transverse to the lead, the first profile having a tapered form, and a second profile as seen in a sectional view taken parallel to the lead, the second profile having a length at the first level equal to a length of the opening in the mask 5 layer in a direction parallel to the lead.

20. The semiconductor device of claim 19, wherein the bump contacts the mask layer and lead interconnect site and forms a void in the opening of the mask layer between the bump and the substrate. 10

21. The semiconductor device of claim 20, wherein the substrate has a non-wettable surface which causes the void. 22. The semiconductor device of claim 20, further includ-

ing an underfill material deposited between the semiconductor die and substrate and further deposited in the void. 15

23. The semiconductor device of claim 19, wherein the bump includes a first region with a first melting temperature and a second region having a second melting temperature which is different than the first melting temperature of the first region. 20

24. The semiconductor device of claim 19, wherein the bump has a collapsible region including eutectic solder, tin, silver, copper, or lead, and a non-collapsible region including lead solder, copper, gold, or nickel.

25. The semiconductor device of claim 19, wherein the 25 tapered form of the bump reduces stress on the semiconductor die.

\*

### UNITED STATES PATENT AND TRADEMARK OFFICE **CERTIFICATE OF CORRECTION**

PATENT NO. : RE44,608 E APPLICATION NO. : 13/756905 : November 26, 2013 DATED INVENTOR(S) : Rajendra D. Pendse et al.

Page 1 of 1

It is certified that error appears in the above-identified patent and that said Letters Patent is hereby corrected as shown below:

In the Specification

Column 5, Line 38, change the first "2B" to -- 2A --.





Michelle K. Lee

Michelle K. Lee Deputy Director of the United States Patent and Trademark Office