

#### US00RE40842E

## (19) United States

### (12) Reissued Patent

#### Harshfield

### (10) Patent Number: US RE40,842 E

### (45) Date of Reissued Patent: Jul. 14, 2009

### (54) MEMORY ELEMENTS AND METHODS FOR MAKING SAME

- (75) Inventor: **Steven T. Harshfield**, Emmett, ID (US)
- (73) Assignee: Micron Technology, Inc., Boise, ID (US)
- (21) Appl. No.: 11/008,755
- (22) Filed: Dec. 9, 2004

#### Related U.S. Patent Documents

#### Reissue of:

(64) Patent No.: 6,563,156
Issued: May 13, 2003
Appl. No.: 09/809,561
Filed: Mar. 15, 2001

#### U.S. Applications:

- (63) Continuation-in-part of application No. 09/617,297, filed on Jul. 14, 2000, now Pat. No. 6,440,837.
- (51) Int. Cl. H01L 29/76 (2006.01)
- (58) Field of Classification Search ........... 257/295–310 See application file for complete search history.

#### (56) References Cited

#### U.S. PATENT DOCUMENTS

| 3,241,009 A | * | 3/1966  | Dewald et al 317/234 |
|-------------|---|---------|----------------------|
| 3,423,646 A | * | 1/1969  | Cubert et al 317/234 |
| 3,602,635 A | * | 8/1971  | Romankiw             |
| 3,699,543 A | * | 10/1972 | Neale 340/173 R      |
| 3,796,926 A | * | 3/1974  | Cole et al 317/234 R |

#### (Continued)

#### FOREIGN PATENT DOCUMENTS

| EP | 0 117 045 | * | 8/1984 |
|----|-----------|---|--------|
| GB | 1 319 388 | * | 6/1973 |
| GB | 98/36446  |   | 8/1998 |
| JP | 60109266  | * | 6/1985 |

#### OTHER PUBLICATIONS

Kim and Kim, "Effects of High–Current Pulses on Polycrystalline Silicon Diode with n–type Region Heavily Doped with Both Boron and Phosphorus," *J. Appl. Phys.*, 53(7):5359–5360, 1982.\*

Neale and Aseltine, "The Application of Amorphous Materials to Computer Memories," *IEEE*, 20(2):195–205, 1973.\* Pein and Plummer, "Performance of the 3–D Sidewall Flash EPROM Cell," *IEEE*, 11–14, 1993.\*

Post and Ashburn, "Investigation of Boron Diffusion in Polysilicon andits Application to the Design of p—n—p Polysilicon Emitter Bipolar Transistors with Shallow Emitter Junctions," *IEEE*, 38(11):2442–2451, 1991.\*

Post et al., "Polysilicon Emitters for Bipolar Transistors: A Review and Re–Evaluation of Theory and Experiment," *IEEE*, 39(7):1717–1731, 1992.\*

Post and Ashburn, "The Use of an Interface Anneal to Control the Base Current and Emitter Resistance of p—n—p Polysilicon Emitter Bipolar Transistors," *IEEE*, 13(8):408–410, 1992.\*

Rose et al., "Amorphous Silicon Analogue Memory Devices," *J. Non–Crystalline Solids*, 115:168–170, 1989.\* Schaber et al., "Laser Annealing Study of the Grain Size Effect in Polycrystalline Silicon Schottky Diodes," *J. Appl. Phys.*, 53(12):8827–8834, 1982.\*

#### (Continued)

Primary Examiner—Matthew E Warren (74) Attorney, Agent, or Firm—Fletcher Yoder

#### (57) ABSTRACT

Annular, linear, and point contact structures are described which exhibit a greatly reduced susceptibility to process deviations caused by lithographic and deposition variations than does a conventional circular contact plug. In one embodiment, a standard conductive material such as carbon or titanium nitride is used to form the contact. In an alternative embodiment, a memory material itself is used to form the contact. These contact structures may be made by various processes, including chemical mechanical planarization and facet etching.

#### 7 Claims, 13 Drawing Sheets



# US RE40,842 E Page 2

| U.S. PATENT           | DOCUMENTS               | 5,510,629 A * 4/1996 Karpovich et al 257/                        |             |
|-----------------------|-------------------------|------------------------------------------------------------------|-------------|
| 2 077 040 A & 4/1075  | D 11 257/2              | 5,529,956 A 6/1996 Morishita                                     |             |
|                       | Buckley 357/2           | 5,534,711 A * 7/1996 Ovshinsky et al 257                         |             |
|                       | Buckley 357/2           | 5,534,712 A * 7/1996 Ovshinsky et al                             |             |
|                       | Lynes et al 365/105     | 5,536,947 A * 7/1996 Klersy et al                                |             |
| 4,115,872 A * 9/1978  | Bluhm 365/163           | 5,569,932 A * 10/1996 Shor et al                                 |             |
| 4,174,521 A * 11/1979 | Neale 357/45            | 5,578,185 A * 11/1996 Bergeron et al 205/1                       |             |
| 4,194,283 A * 3/1980  | Hoffmann 29/571         | 5,675,187 A * 10/1997 Numata et al 257/7                         |             |
| 4,203,123 A * 5/1980  | Shanks 357/2            | 5,687,112 A * 11/1997 Ovshinsky                                  |             |
| 4,227,297 A * 10/1980 | Angerstein              | 5,705,430 A * 1/1998 Avanzino et al                              | 95          |
| 4,272,562 A * 6/1981  | Wood 427/87             | 5,714,768 A * 2/1998 Ovshinsky et al 257/                        | 40          |
| 4,375,644 A * 3/1983  | Mori et al 357/30       | 5,714,795 A * 2/1998 Ohmi et al                                  | 30          |
| 4,420,766 A * 12/1983 | Kasten 357/59           | 5,751,012 A * 5/1998 Wolstenholme et al 257                      | 1/5         |
| 4,433,342 A * 2/1984  | Patel et al 357/2       | 5,789,277 A * 8/1998 Zahorik et al                               | 95          |
| 4,458,260 A * 7/1984  | McIntyre et al 357/30   | 5,789,758 A * 8/1998 Reinberg                                    | 1/3         |
| 4,499,557 A * 2/1985  | Holmberg et al 365/163  | 5,812,441 A * 9/1998 Manning                                     | 00          |
| 4,502,208 A * 3/1985  | McPherson               | 5,814,527 A * 9/1998 Wolstenholme et al 438                      | 3/5         |
| 4,502,914 A * 3/1985  | Trumpp et al 156/643    | 5,825,076 A * 10/1998 Kotvas et al 257/6                         | 22          |
| 4,569,698 A * 2/1986  | Feist                   | 5,831,276 A * 11/1998 Gonzalez et al 257                         | 7/3         |
|                       | Johnson 29/575          | 5,841,150 A * 11/1998 Gonzalez et al 257                         | 7/3         |
|                       | Lee                     | 5,869,843 A * 2/1999 Harshfield                                  | 1/5         |
|                       | Noufi et al 148/6.24    | 5,879,955 A 3/1999 Gonzalez et al                                | 95          |
|                       | Yaniv et al 350/333     | 5,920,788 A * 7/1999 Reinberg                                    | 66          |
|                       | Johnson 29/591          | 5,970,336 A * 10/1999 Wolstenholme et al 438/2                   | 38          |
|                       | Chiao et al 357/23.5    | 5,998,244 A * 12/1999 Wolstenholme et al 438/1                   | 28          |
|                       | Formigoni et al 427/96  | 6,031,287 A * 2/2000 Harshfield                                  | 34          |
|                       | Pryor et al 252/62.3 BT | 6,111,264 A * 8/2000 Wolstenholme et al 257                      | 7/3         |
|                       | Pryor et al 357/2       | 6,114,713 A 9/2000 Záhórik 257                                   | 7/4         |
|                       | Mohsen et al 357/51     | 6,150,253 A 11/2000 Doan                                         | 97          |
|                       | Mohsen et al 437/170    | 6,153,890 A * 11/2000 Wolstenholme et al 257                     | 7/3         |
|                       | Thakoor et al 365/163   | 6,169,028 B1 1/2001 Wang et al 438/6                             | 53          |
|                       | Mohsen et al 357/54     | 6,225,142 B1 5/2001 Reinberg                                     |             |
|                       | Esquivel et al 437/52   |                                                                  |             |
| 5,144,404 A * 9/1992  | Iranmanesh et al 357/51 | OTHER PUBLICATIONS                                               |             |
| 5,166,096 A * 11/1992 | Cote et al 437/195      | Yamamoto et al., "The I-V Characteristics of Polycrysta          | a1 <b>-</b> |
|                       | Ovshinsky et al 257/3   | line Silicon Diodes and the Energy Distribution of Traps         |             |
|                       | Klersy et al 257/4      |                                                                  |             |
|                       | Dixit et al             | Grain Boundaries," Electronics and Communications                | in          |
| 5,293,335 A * 3/1994  | Pernisz et al 365/148   | Japan, Part 2, 75(7):51–58, 1992.*                               |             |
| 5,296,716 A * 3/1994  | Ovshinsky et al 257/3   | Yeh et al., "Investigation of Thermal Coefficent for Poly        | •           |
|                       | Hsue                    | crystalline Silicon Thermal Sensor Diode," Jpn. J. App           | pl.         |
|                       | Ovshinsky et al 369/288 | Phys.31(Part 1, No. 2A):151–155, 1992.*                          |             |
|                       | Ovshinsky et al 365/163 | Oakley et al., "Pillars—The Way to Two Micron Pitch Mu           | <b>.</b> 1- |
|                       | Ovshinsky 257/3         | tilevel Metallisation," <i>IEEE</i> , 23–29, 1984.*              |             |
|                       | Troyan 365/184          | Prince, "Semiconductor Memories," A Handbook of Desig            | ıη          |
|                       | Johnson et al 257/774   | ,                                                                | ,11,        |
|                       | Ovshinsky et al 257/3   | Manufacture, and Application, 2 <sup>nd</sup> Ed., pp. 118–123.* |             |
|                       | Huang et al 437/187     | * cited by examiner                                              |             |











FIG. 16







154



152-











FIG. 42



FIG. 43



FIG. 44



FIG. 45



FIG. 46

## MEMORY ELEMENTS AND METHODS FOR MAKING SAME

Matter enclosed in heavy brackets [ ] appears in the original patent but forms no part of this reissue specification; matter printed in italics indicates the additions made by reissue.

This application is a continuation-in-part of U.S. application Ser. No. 09/617,297, filed on Jul. 14, 2000, which issued as U.S. Pat. No. 6,440,837 on Aug. 27, 2002.

## CROSS-REFERENCE TO RELATED APPLICATIONS

The following commonly owned and co-pending U.S. patent applications may be related to the present application <sup>15</sup> and are hereby incorporated by reference:

- U.S. patent application Ser. No. 08/486,639, filed Jun. 6, 1995, entitled "Memory Array Having A Multi-state Element And Method For Forming Such Array Or Cells Thereof";
- U.S. patent application Ser. No. 08/486,375, filed Jun. 7, 1995, entitled "Chalcogenide Memory Cell With A Plurality Of Chalcogenide Electrodes";
- U.S. patent application Ser. No. 08/697,341, filed Aug. 22, 25 1996, entitled "Memory Cell Incorporating A Chalcogenide Element And Method Of Making Same"; and
- U.S. patent application Ser. No. 08/486,635, filed Jun. 7, 1995, entitled "Method and Apparatus for Forming an Integrated Circuit Electrode Having a Reduced Contact <sup>30</sup> Area".

#### BACKGROUND OF THE INVENTION

#### 1. Field of the Invention

The invention relates generally to the field of semiconductor devices and fabrication and, more particularly, to memory elements and methods for making memory elements.

#### 2. Background of the Related Art

This section is intended to introduce the reader to various aspects of art that may be related to various aspects of the present invention, which are described and/or claimed below. This discussion is believed to be helpful in providing the reader with background information to facilitate a better understanding of the various aspects of the present invention. Accordingly, it should be understood that these statements are to be read in this light, and not as admissions of prior art.

Microprocessor-controlled integrated circuits are used in a wide variety of applications. Such applications include personal computers, vehicle control systems, telephone networks, and a host of consumer products. As is well known, microprocessors are essentially generic devices that perform specific functions under the control of a software program. This program is stored in a memory device coupled to the microprocessor. Not only does the microprocessor access a memory device to retrieve the program instructions, it also stores and retrieves data created during execution of the program in one or more memory devices.

There are a variety of different memory devices available for use in microprocessor-based systems. The type of memory device chosen for a specific function within a microprocessor-based system depends largely upon what features of the memory are best suited to perform the particular function. For instance, volatile memories, such as dynamic random access memories (DRAMs), must be con-

2

tinually powered in order to retain their contents, but they tend to provide greater storage capability and programming options and cycles than non-volatile memories, such as read only memories (ROMs). While non-volatile memories that permit limited reprogramming exist, such as electrically erasable and programmable "ROMs," all true random access memories, i.e., those memories capable of 10<sup>14</sup> programming cycles are more, are volatile memories. Although one time programmable read only memories and moderately reprogrammable memories serve many useful applications, a true nonvolatile random access memory (NVRAM) would likely be needed to surpass volatile memories in usefulness.

Efforts have been underway to create a commercially viable memory device that is both random access and nonvolatile using structure changing memory elements, as opposed to the charge storage memory elements used in most commercial memory devices. The use of electrically writable and erasable phase change materials, i.e., materials which can be electrically switched between generally amorphous and generally crystalline states or between different resistive states while in crystalline form, in memory applications is known in the art and is disclosed, for example, in U.S. Pat. No. 5,296,716 to Ovshinsky et al., the disclosure of which is incorporated herein by reference. The Ovshinsky patent is believed to indicate the general state of the art and to contain a discussion of the general theory of operation of chalcogenide materials, which are a particular type of structure changing material.

As disclosed in the Ovshinsky patent, such phase change materials can be electrically switched between a first structural state, in which the material is generally amorphous, and a second structural state, in which the material has a generally crystalline local order. The material may also be electrically switched between different detectable states of local order across the entire spectrum between the completely amorphous and the completely crystalline states. In other words, the switching of such materials is not required to take place in a binary fashion between completely amorphous and completely crystalline states. Rather, the material may be switched in incremental steps reflecting changes of local order to provide a "gray scale" represented by a multiplicity of conditions of local order spanning the spectrum from the completely amorphous state to the completely crystalline state.

These memory elements are monolithic, homogeneous, and formed of chalcogenide material typically selected from the group of Te, Se, Sb, Ni, and Ge. This chalcogenide material exhibits different electrical characteristics depending upon its state. For instance, in its amorphous state the material exhibits a higher resistivity than it does in its crystalline state. Such chalcogenide materials may be switched between numerous electrically detectable conditions of varying resistivity in nanosecond time periods with the input of picojoules of energy. The resulting memory element is truly nonvolatile. It will maintain the integrity of the information stored by the memory cell without the need for periodic refresh signals, and the data integrity of the information stored by these memory cells is not lost when power is removed from the device. The memory material is also directly overwritable so that the memory cells need not be 60 erased, i.e., set to a specified starting point, in order to change information stored within the memory cells. Finally, the large dynamic range offered by the memory material theoretically provides for the gray scale storage of multiple bits of binary information in a single cell by mimicking the binary encoded information in analog form and, thereby, storing multiple bits of binary encoded information as a single resistance value in a single cell.

The operation of chalcogenide memory cells requires that a region of the chalcogenide memory material, called the "active region," be subjected to a current pulse to change the crystalline state of the chalcogenide material within the active region. Typically, a current density of between about 10<sup>5</sup> and 10<sup>7</sup> amperes/cm<sup>2</sup> is needed. To obtain this current density in a commercially viable device having at least one million memory cells, for instance, one theory suggests that the active region of each memory cell should be made as small as possible to minimize the total current drawn by the memory device.

However, known fabrication techniques have not proven sufficient. Currently, chalcogenide memory cells are fabricated by first creating a diode in a semiconductor substrate. A lower electrode is created over the diode, and a layer of dielectric material is deposited onto the lower electrode. A small opening is created in the dielectric layer. A second dielectric layer, typically of silicon nitride, is then deposited onto the dielectric layer and into the opening. The second dielectric layer is typically about 40 Angstroms thick. The chalcogenide material is then deposited over the second dielectric material and into the opening. An upper electrode material is then deposited over the chalcogenide material.

A conductive path is then provided from the chalcogenide material to the lower electrode material by forming a pore in the second dielectric layer by a process known as "popping." 25 Popping involves passing an initial high current pulse through the structure to cause the second dielectric layer to breakdown. This dielectric breakdown produces a conductive path through the memory cell. Unfortunately, electrically popping the thin silicon nitride layer is not desirable for a high density memory product due to the high current and the large amount of testing time required. Furthermore, this technique may produce memory cells with differing operational characteristics, because the amount of dielectric breakdown may vary from cell to cell.

The active regions of the chalcogenide memory material within the pores of the dielectric material created by the popping technique are believed to change crystalline structure in response to applied voltage pulses of a wide range of magnitudes and pulse durations. These changes in crystal- 40 line structure alter the bulk resistance of the chalcogenide active region. Factors such as pore dimensions (e.g., diameter, thickness, and volume), chalcogenide composition, signal pulse duration, and signal pulse waveform shape may affect the magnitude of the dynamic range 45 of resistances, the absolute endpoint resistances of the dynamic range, and the voltages required to set the memory cells at these resistances. For example, relatively thick chalcogenide films, e.g., about 4000 Angstroms, result in higher programming voltage requirements, e.g., about 15–25 volts, 50 while relatively thin chalcogenide layers, e.g., about 500 Angstroms, result in lower programming voltage requirements, e.g., about 1-7 volts. Thus, to reduce the required programming voltage, one theory suggests reducing the volume of the active region. Another theory suggests 55 that the cross-sectional area of the pore should be reduced to reduce the size of the chalcogenide element. In a thin chalcogenide film, where the pore width is on the same order as the thickness of the chalcogenide film, the current has little room to spread, and, thus, keeps the active region small.

The present invention is directed to overcoming, or at least reducing the affects of, one or more of the problems set forth above.

#### SUMMARY OF THE INVENTION

Certain aspects commensurate in scope with the originally filed claims are set forth below. It should be understood that

4

these aspects are presented merely to provide the reader with a brief summary of certain forms the invention might take and that these aspects are not intended to limit the scope of the invention. Indeed, the invention may encompass a variety of aspects that may not be set forth below.

In accordance with one aspect of the present invention, there is provided a method of forming a contact structure in a semiconductor device. The method includes the acts of: providing a substrate; forming a structure on the substrate, the structure protruding from the substrate and having at least one corner; forming a conformal insulative layer over the structure; and selectively etching away a portion of the conformal insulative material to expose the at least one corner of the structure to form at least one point contact.

In accordance with another aspect of the present invention, there is provided a method of forming a memory structure in a semiconductor device. The method includes the acts of: providing a substrate; forming a structure on the substrate, the structure protruding from the substrate and having at least one corner, and the structure comprising one of a first conductive material and a first memory material; forming a conformal insulative layer over the structure; selectively etching away a portion of the conformal insulative material to expose the at least one corner of the structure to form at least one point contact; forming at least one layer of material over the at least one point contact, the at least one layer of material comprising a second conductive material if the structure comprises the first memory material, and the at least one layer of material comprising a second memory material if the structure comprises the first conductive material; and forming a conductive layer over the at least one layer of material if the at least one layer of material comprises the second memory material.

In accordance with still another aspect of the present invention, there is provided a contact. The contact includes a substrate. A structure protrudes from the substrate, and the structure has at least one corner. A layer of insulating material is disposed over the structure in a manner that leaves the at least one corner of the structure exposed.

In accordance with yet another aspect of the present invention, there is provided a memory cell. The memory cell includes a substrate. A structure protrudes from the substrate, and the structure has at least one corner. The structure comprises one of a first conductive material and a first memory material. A layer of insulating material is disposed over the structure in a manner that leaves the at least one corner of the structure exposed to form at least one point contact. At least one layer of material is disposed over the at least one point contact. The at least one layer of material comprises a second conductive material if the structure comprises the first memory material, and the at least one layer of material comprises a second memory material if the structure comprises the first conductive material. A conductive layer is disposed over the at least one layer of material if the at least one layer of material comprises the second memory material.

#### BRIEF DESCRIPTION OF THE DRAWINGS

The foregoing and other advantages of the invention may become apparent upon reading the following detailed description and upon reference to the drawings in which:

FIG. 1 illustrates a schematic depiction of a substrate containing a memory device which includes a memory matrix and peripheral circuitry;

FIG. 2 illustrates an exemplary schematic depiction of the memory matrix or array of FIG. 1;

- FIG. 3 illustrates an exemplary memory cell having a memory element, such as a resistor, and an access device, such as a diode;
- FIG. 4 illustrates a top view of a portion of a semiconductor memory array;
- FIG. 5 illustrates a cross-sectional view of an exemplary memory cell at an early stage of fabrication;
- FIG. 6, FIG. 7, and FIG. 8 illustrate the formation of a spacer and a small pore for the exemplary memory element; 10
  - FIG. 9 illustrates the small pore of the memory element;
- FIG. 10 and FIG. 11 illustrate the formation of an electrode in the small pore;
- FIG. 12 illustrates the deposition of memory material over the lower electrode;
- FIG. 13 illustrates the deposition of the upper electrode of the memory cell;
- FIG. 14 illustrates the deposition of an insulative layer and an oxide layer over the upper electrode of the memory cell;
- FIG. 15 illustrates the formation of a contact extending through the oxide and insulative layer to contact the upper electrode;
- FIG. 16 illustrates a flow chart depicting an illustrative method of fabricating an annular contact;
  - FIG. 17 illustrates a conductive layer over a substrate;
- FIG. 18 illustrates a dielectric layer on the structure of FIG. 17;
- FIG. **19** illustrates a window or trench in the dielectric layer of FIG. **18**;
- FIG. 20 illustrates a conductive or chalcogenide layer on the structure of FIG. 19;
- FIG. 21 illustrates a dielectric layer on the structure of FIG. 20;
- FIG. 22 illustrates the formation of a contact by removal of the dielectric layer from the surface of the structure of FIG. 21;
  - FIG. 23 illustrates a top view of the structure of FIG. 22;
- FIG. **24** illustrates a chalcogenide layer and a conductive layer on the structure of FIG. **22**;
  - FIG. 25 illustrates an alternative embodiment;
- FIGS. 26 through 33 illustrate the formation of linear electrodes using processes similar to those used in reference 45 to FIGS. 16 through 25;
- FIGS. 34 through 38 illustrate the formation of electrodes using facet etch processes;
- FIGS. 39 through 41 illustrate the formation of a first electrode embodiment using facet etch processes; and
- FIGS. 42–46 illustrate the formation of a second electrode embodiment using facet etch processes.

## DETAILED DESCRIPTION OF SPECIFIC EMBODIMENTS

Specific embodiments of memory elements and methods of making such memory elements are described below as they might be implemented for use in semiconductor memory circuits. In the interest of clarity, not all features of 60 an actual implementation are described in this specification. It should be appreciated that in the development of any such actual implementation (as in any semiconductor engineering project), numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as 65 compliance with system-related and business-related constraints, which may vary from one implementation to

6

another. Moreover, it should be appreciated that such a development effort might be complex and time-consuming, but would nevertheless be a routine undertaking of semiconductor design and fabrication for those of ordinary skill having the benefit of this disclosure.

Turning now to the drawings, and referring initially to FIG. 1, a memory device is illustrated and generally designated by a reference numeral 10. The memory device 10 is an integrated circuit memory that is advantageously formed on a semiconductor substrate 12. The memory device 10 includes a memory matrix or array 14 that includes a plurality of memory cells for storing data, as described below. The memory matrix 14 is coupled to periphery circuitry 16 by the plurality of control lines 18. The periphery circuitry 16 may include circuitry for addressing the memory cells contained within the memory matrix 14, along with circuitry for storing data in and retrieving data from the memory cells. The periphery circuitry 16 may also include other circuitry used for controlling or otherwise insuring the proper functioning of the memory device 10.

A more detailed description of the memory matrix 14 is illustrated in FIG. 2. As can be seen, the memory matrix 14 includes a plurality of memory cells 20 that are arranged in generally perpendicular rows and columns. The memory cells 20 in each row are coupled together by a respective word line 22, and the memory cells 20 in each column are coupled together by a respective digit line 24. Specifically, each memory cell 20 includes a word line node 26 that is coupled to a respective word line 22, and each memory cell 20 includes a digit line node 28 that is coupled to a respective digit line 24. The conductive word lines 22 and digit lines 24 are collectively referred to as address lines. These address lines are electrically coupled to the periphery circuitry 16 so that each of the memory cells 20 can be accessed for the storage and retrieval of information.

FIG. 3 illustrates an exemplary memory cell 20 that may be used in the memory matrix 14. The memory cell 20 includes a memory element 30 which is coupled to an access device 32. In this embodiment, the memory element 30 is illustrated as a programmable resistive element, and the access device 32 is illustrated as a diode. Advantageously, the programmable resistive element may be made of a chalcogenide material, as will be more fully explained below. Also, the diode 32 may be a conventional diode, a zener diode, or an avalanche diode, depending upon whether the diode array of the memory matrix 14 is operated in a forward biased mode or a reverse biased mode. As illustrated in FIG. 3, the memory element 30 is coupled to a word line 22, and the access device **32** is coupled to a digit line **24**. However, it should be understood that connections of the memory element 20 may be reversed without adversely affecting the operation of the memory matrix 14.

As mentioned previously, a chalcogenide resistor may be used as the memory element 30. A chalcogenide resistor is a structure changing memory element because its molecular order may be changed between an amorphous state and a crystalline state by the application of electrical current. In other words, a chalcogenide resistor is made of a state changeable material that can be switched from one detectable state to another detectable state or states. In state changeable materials, the detectable states may differ in their morphology, surface typography, relative degree of order, relative degree of disorder, electrical properties, optical properties, or combinations of one or more of these properties. The state of a state changeable material may be detected by measuring the electrical conductivity, electrical resistivity, optical transmissivity, optical absorption, optical

refraction, optical reflectivity, or a combination of these properties. In the case of a chalcogenide resistor specifically, it may be switched between different structural states of local order across the entire spectrum between the completely amorphous state and the completely crystalline state. 5

The previously mentioned Ovshinsky patent contains a graphical representation of the resistance of an exemplary chalcogenide resistor as a function of voltage applied across the resistor. It is not unusual for a chalcogenide resistor to demonstrate a wide dynamic range of attainable resistance 10 values of about two orders of magnitude. When the chalcogenide resistor is in its amorphous state, its resistance is relatively high. As the chalcogenide resistor changes to its crystalline state, its resistance decreases.

As discussed in the Ovshinsky patent, low voltages do not alter the structure of a chalcogenide resistor, while higher voltages may alter its structure. Thus, to "program" a chalcogenide resistor, i.e., to place the chalcogenide resistor in a selected physical or resistive state, a selected voltage in the range of higher voltages is applied across the chalcogenide 20 resistor, i.e., between the word line 22 and the digit line 24. Once the state of the chalcogenide resistor has been set by the appropriate programming voltage, the state does not change until another programming voltage is applied to the chalcogenide resistor. Therefore, once the chalcogenide <sup>25</sup> resistor has been programmed, a low voltage may be applied to the chalcogenide resistor, i.e., between the word line 22 and the digit line 24, to determine its resistance without changing its physical state. As mentioned previously, the addressing, programming, and reading of the memory elements 20 and, thus, the application of particular voltages across the word lines 22 and digit lines 24, is facilitated by the periphery circuitry 16.

The memory cell **20**, as illustrated in FIG. **3**, may offer significant packaging advantages as compared with memory cells used in traditional random access and read only memories. This advantage stems from the fact that the memory cell 20 is a vertically integrated device. In other words, the memory element 30 may be fabricated on top of the access 40 device 32. Therefore, using the memory cell 20, it may be possible to fabricate a cross-point cell that is the same size as the crossing area of the word line 22 and the digit line 24, as illustrated in FIG. 4. However, the size of the access device the access device 32 must be large enough to handle the programming current needed by the memory element 30.

As discussed previously, to reduce the required programming current, many efforts have been made to reduce the pore size of the chalcogenide material that forms the 50 memory element 30. These efforts have been made in view of the theory that only a small portion of the chalcogenide material, referred to as the "active region," is structurally altered by the programming current. However, it is believed that the size of the active region of the chalcogenide memory 55 element 30 may be reduced by reducing the size of an electrode which borders the chalcogenide material. By reducing the active region and, thus, the required programming current, the size of the access device may be reduced to create a cross-point cell memory.

To make a commercially viable semiconductor memory array having a plurality of such memory cells, such memory cells should be reproducible so that all memory cells act substantially the same. As alluded to earlier, by controlling the active region of the chalcogenide material of each 65 memory cell, a memory array of relatively uniform memory cells may be created. To control the active region, the contact

8

area between the chalcogenide and one or both of its electrodes may be controlled, and/or the volume of the chalcogenide material may be controlled. However, as described next, one technique for creating a substantially circular memory element using chalcogenide material, which produces good results, may nonetheless be improved upon to create memory cells having more uniformity. Before discussing these improvements, however, it is important to understand the technique for creating a substantially circular memory element.

This technique for creating a circular non-volatile memory element generally begins with a small photolithographically defined feature. This feature, a circular hole, is reduced in circumference by adding a non-conductive material, such as a dielectric, to its sidewalls. The resulting smaller hole serves as a pattern for a pore that holds an electrode and/or the structure changing memory material. In either case, the final contact area between the structure changing memory material and the electrode is approximately equal to the circular area of the smaller hole.

The actual structure of an exemplary memory cell **20** is illustrated in FIG. 15, while a method for fabricating the memory cell 20 is described with reference to FIGS. 5–15. It should be understood that while the fabrication of only a single memory cell 20 is discussed below, thousands of similar memory cells may be fabricated simultaneously. Although not illustrated, each memory cell is electrically isolated from other memory cells in the array in any suitable manner, such as by the addition imbedded field oxide regions between each memory cell.

In the interest of clarity, the reference numerals designating the more general structures described in reference to FIGS. 1–4 will be used to describe the more detailed structures illustrated in FIGS. 5–15, where appropriate. Referring first to FIG. 5, the digit lines 24 are formed in or on a substrate 12. As illustrated in FIG. 5, the digit line 24 is formed in the P-type substrate 12 as a heavily doped N+ type trench. This trench may be strapped with appropriate materials to enhance its conductivity. The access device 32 is formed on top of the digit line 24. The illustrated access device 32 is a diode formed by a layer of N doped polysilicon 40 and a layer of P+ doped polysilicon 42. Next, a layer of insulative or dielectric material 44 is disposed on top of the P+ layer 32 typically limits the area of the memory cell 20, because 42. The layer 44 may be formed from any suitable insulative or dielectric material, such as silicon nitride.

> The formation of a small pore in the dielectric layer **44** is illustrated with reference to FIGS. 5–9. First, a hard mask 46 is deposited on top of the dielectric layer 44 and patterned to form a window 48, as illustrated in FIG. 6. The window 48 in the hard mask **46** is advantageously as small as possible. For instance, the window 48 may be formed at the photolithographic limit by conventional photolithographic techniques. The photolithographic limit, i.e., the smallest feature that can be patterned using photolithographic techniques, is currently about 0.18 micrometers. Once the window 48 has been formed in the hard mask 46, a layer of spacer material 50, such as silicon dioxide, is deposited over the hard mask 46 in a conformal fashion so that the upper surface of the spacer material **50** is recessed where the spacer material **50** covers the window 48.

The layer of spacer material **50** is subjected to an anisotropic etch using a suitable etchant, such as CHF<sub>3</sub>. The rate and time of the etch are controlled so that the layer of spacer material 50 is substantially removed from the upper surface of the hard mask 48 and from a portion of the upper surface of the dielectric layer 44 within the window 48, leaving side-

66 is formed through the oxide layer 64 and the insulative layer 62, as illustrated in FIG. 15. The contact hole 66 is filled with a conductive material to form the word line 22.

wall spacers 52 within the window 48. The sidewall spacers 52 remain after a properly controlled etch because the vertical dimension of the spacer material **50** near the sidewalls of the window 48 is approximately twice as great as the vertical dimension of the spacer material 50 on the surface of the hard mask 46 and in the recessed area of the window 48.

Once the spacers 52 have been formed, an etchant is applied to the structure to form a pore 54 in the dielectric

layer 44, as illustrated in FIG. 8. The etchant is an anisotropic etchant that selectively removes the material of the 10 dielectric layer 44 bounded by the spacers 52 until the P+ layer 42 is reached. As a result of the fabrication method to this point, if the window 48 is at the photolithographic limit, the pore 54 is smaller than the photolithographic limit, e.g., on the order of 0.06 micrometers. After the pore **54** has been  $_{15}$ formed, the hard mask 46 and the spacers 52 may be removed, as illustrated in FIG. 9. The hard mask 46 and the spacers 52 may be removed by any suitable method, such as by etching or by chemical mechanical planarization (CMP).

The pore **54** is then filled to a desired level with a material 20 suitable to form the lower electrode of the chalcogenide memory element 30. As illustrated in FIG. 10, a layer of electrode material **56** is deposited using collimated physical vapor deposition (PVD). By using collimated PVD, or another suitable directional deposition technique, the layer 25 of electrode material **56** is formed on top of the dielectric layer 44 and within the pore 54 with substantially no sidewalls. Thus, the layer of electrode material **56** on top of the dielectric layer 44 may be removed, using CMP for instance, to leave the electrode **56** at the bottom of the pore **54**, as  $_{30}$ illustrated in FIG. 11. It should be understood that the electrode material 56 may be comprised of one or more materials, and it may be formed in one or more layers. For instance, a lower layer of carbon may be used as a barrier layer to prevent unwanted migration between the subsequently deposited chalcogenide material and the P+ type layer 42. A layer of titanium nitride (TiN) may then be deposited upon the layer of carbon to complete the formation of the electrode **56**.

After the lower electrode **56** has been formed, a layer of 40 chalcogenide material 58 may be deposited so that it contacts the lower electrode **56**, as illustrated in FIG. **12**. If the lower electrode 56 is recessed within the pore 54, a portion of the chalcogenide material **58** will fill the remaining portion of the pore **54**. In this case, any chalcogenide material 45 **58** adjacent the pore **54** on the surface of the dielectric layer 44 may be removed, using CMP for instance, to create a chalcogenide element of extremely small proportions. Alternatively, if the lower electrode **56** completely fills the pore **54**, the chalcogenide material **58** adjacent the pore **54** 50 may remain, because the extremely small size of the lower electrode **56** still creates a relatively small active area in a vertical direction through the chalcogenide material 58. Because of this characteristic, even if the lower electrode **56** only partially fills the pore **54**, as illustrated, the excess chal- 55 cogenide material 58 adjacent the pore 54 need not be removed to create a memory element 30 having an extremely small active area.

Regardless of which alternative is chosen, the upper electrode 60 is deposited on top of the chalcogenide material 58, 60 as illustrated in FIG. 13. After the upper electrode 60, the chalcogenide material 58, the dielectric layer 44, and the access device 32 have been patterned and etched to form an individual memory cell 20, a layer of insulative material 62 is deposited over the structure, as illustrated in FIG. 14. A 65 layer of oxide **64** is then deposited over the insulative layer **62**. Finally, the oxide layer **64** is patterned and a contact hole

Although this technique, as previously mentioned, produces good results, there can be substantial variation in size of the many circular pores **54** formed to create the memory cell array. Lithographic variations during the formation of a structure such as the one described above are typically in the range of ±10% of the lithographic feature, i.e., ±10% of the diameter of the window 48. A variation in circular area ( $\Delta A_f$ ) with respect to the intended circular area  $(\Delta A_f)$  is approximately equal to:

$$\frac{\Delta A_f}{A_f} \approx \frac{\Delta R_i}{R_i} \bigg( \frac{2R_i}{R_f} \bigg), \label{eq:deltaAf}$$
 Equation 1

where R<sub>i</sub> represents the initial radius of the window 48, and  $R_f$  represents the final radius of the pore 54, and  $\Delta R_f$  represents the variation in the radius R, due to, for example, photolithography and pattern transfer. Photolithographic deviations in pore formation can cause a variation in actual contact area versus intended contact area that is approximately equal to the variation in actual radius of the window **48** versus the desired radius of the window **48** multiplied by twice the ratio of the variation in the actual radius versus desired radius.

Similarly, deposition thickness deviations during formation of the spacers 52 are typically in the range of ±10% of the deposited layer's thickness. A variation in circular contact area  $(\Delta A_f)$  with respect to the intended circular contact area  $(A_f)$  is approximately equal to:

$$\frac{\Delta A_f}{A_f} \approx \frac{\Delta h_s}{h_s} \left( 2 - \frac{2R_i}{R_f} \right),$$
 Equation 2

where h<sub>s</sub> represents the thickness of the spacer 52,  $\Delta$ h<sub>s</sub> represents the variation in the thickness of the spacer 52, and R<sub>i</sub> and  $R_f$  are defined above. Deposition deviations in spacer thickness can cause a variation in actual circular contact area versus intended contact area that is approximately equal to the variation in spacer thickness versus the desired spacer thickness multiplied by a number greater than zero which is dependent upon the initial and final contact hole radius.

Because of photolithographic and deposition variations during processing, such as those discussed above, the reproducibility of smaller circular contacts between different elements in a semiconductor circuit can suffer. To enhance the uniformity and reproducibility of contacts between different elements in a semiconductor circuit, an annular contact structure, which exhibits a greatly reduced susceptibility to process variations, may be implemented. However, before discussing an exemplary implementation, the reduced susceptibility to process variations will first be explained using many of the terms defined above for clarity and comparison.

Area variation  $(\Delta A_f)$  for an annular contact which is thin with respect to the intended contact area  $(A_f)$  is approximately equal to the ratio of the variation in the initial contact hole's radius versus the desired initial contact hole radius,

$$\frac{\Delta A_f}{A_c} \approx \frac{\Delta R_i}{R_c}$$
, Equation 3

where R, represents the circular window's initial radius before an annular contact is formed, and  $\Delta R_i$  represents the variation in the annular contact's radius as a result of forming the annulus.

Similarly, deviations in deposition thickness of an annular contact structure cause a variation in contact area  $(\Delta A_f)$  versus intended area  $(A_f)$  that is approximately equal to the variation in annulus thickness versus the desired annulus thickness,

$$\frac{\Delta A_f}{A_c} \approx \frac{\Delta h_A}{h_A}$$
, Equation 4

where  $h_A$  represents annulus thickness, and  $\Delta h_A$  represents the variation in annulus thickness.

Comparison of Equation 3 with Equation 1 demonstrates that a thin annular contact structure exhibits less deviation due to lithographic variations than does a circular contact structure having an equal area:

$$\frac{\Delta A_f}{A_f} \approx \frac{\Delta R_i}{R_i} \ \ \text{and} \ \ \frac{\Delta A_C}{A_f} \approx \frac{\Delta R_i}{R_i} \Big(\frac{2R_i}{R_f}\Big).$$

Since  $R_i$  is always greater than  $R_f$ ,

$$\left| \left. \frac{\Delta R_i}{R_i} \right| < \left| \left. \frac{\Delta R_i}{R_i} \left( \frac{2R_i}{R_f} \right) \right|. \right.$$
 Equation 5

Thus,

$$\left| \frac{\Delta A_A}{A_f} \right| < \left| \frac{\Delta A_C}{A_f} \right|$$
. Equation 6

Here,  $A_f$  represents the final or desired contact area,  $\Delta A_A$  30 represents the variation in the annular contact area,  $\Delta A_C$  represents the variation in the circular contact area,  $R_i$  represents the contact hole's initial radius,  $R_f$  represents the contact hole's final radius,  $\Delta R_i$  represents the variation in the contact hole's radius due to, for example, lithographic and 35 pattern transfer operations, and  $\parallel$  represents an absolute value operation.

Likewise, a comparison of Equation 4 and Equation 2 demonstrates that a thin annular contact structure, which would correspond in area to a circular contact with final 40 radius less than approximately two-thirds the initial radius, exhibits less deviation due to deposition variations than does the corresponding circular contact structure:

$$\frac{\Delta A_f}{A_f} \approx \frac{\Delta h_A}{h_A} \text{ and } \frac{\Delta A_C}{A_f} \approx \frac{\Delta h_s}{h_s} \bigg( 2 - \frac{2R_i}{R_f} \bigg)$$
 Equation 7

Where  $R_f < \frac{2}{3}R_i$ ,

$$\left| \frac{\Delta h_A}{h_A} \right| < \left| \frac{\Delta h_s}{h_s} \left( 2 - \frac{2R_i}{R_f} \right) \right|.$$

From fabrication experience it is observed that

$$\frac{\Delta h_A}{h} \approx \frac{\Delta h_s}{h}$$

for a large variety of materials over a large range of thicknesses. Thus,

$$\left| \frac{\Delta A_A}{A_f} \right| < \left| \frac{\Delta A_C}{A_f} \right|$$
.

where all symbols retain their previous definitions.

Thus, as compared to small sublithographic circular contacts, a contact structure having a thin annular geometry

12

provides a more reproducible feature. That is, starting from the same lithographic feature, i.e., a contact hole or window, and ending with the same contact area, a thin annular contact should have less variation in contact area than a comparable circular contact. Furthermore, due to the relatively wide contact hole of the annular contact, it is easier to produce a conformal annular contact that it is a void-free circular contact. Also, the annular extent may be greater for less susceptibility to being blocked by particles.

Turning again to the drawings, and referring to FIG. 16, a flowchart 100 depicts one method for forming a thin annular contact structure. By further referring to FIGS. 17–25, in conjunction with the method set forth in the flowchart 100, there is illustrated a semiconductor device, in various stages of fabrication, in which a thin annular contact structure is formed.

Referring first to block **102** and FIG. **17**, a semiconductor substrate 104 is provided. The substrate 104 may contain various device structures that have not been illustrated for 20 the sake of clarity. For instance, the substrate 104 may include a digit line and an access device, such as the digit line 24 and the access device 32 described above with reference to FIGS. 5–15. A conductive layer 106 is deposited onto the substrate 104. This conductive layer 106 may be 25 deposited in any suitable manner, such as by physical or chemical vapor deposition. The conductive layer 106 may be comprised of one or more layers, and it may include one or more materials. For instance, if the conductive layer **106** is to be used as the bottom electrode for a chalcogenide memory element, the conductive layer 106 may include a layer of titanium nitride deposited on the substrate 104, with a layer of carbon deposited on the layer of titanium nitride to prevent unwanted migration between the subsequently deposited chalcogenide material and the substrate 104.

Referring next to block 108 and FIG. 18, a first insulating layer 110 is formed on top of the conductive layer 106. The insulating layer 110 may be formed in any suitable manner, such as by CVD. The material used for the first insulating layer 110 can be, for example, a relatively thick layer of boron and phosphorous doped silicon dioxide glass (BPSG), which may be advantageous for deep contacts, e.g., contact holes having a depth greater than their diameter. Alternatively, the material used for the first insulating layer 110 could be undoped silicon dioxide or silicon nitride, which may be advantageous for shallow contacts, e.g., contact holes having a depth less than their diameter. As will be discussed below, using silicon nitride as the material for the first insulating layer 110 may provide a further benefit in that it can serve as a CMP stop material.

Referring now to block 112 and FIG. 19, a contact hole or window 114 is formed through the insulating layer 110 to expose a portion of the underlying conductive layer 106. Again, any suitable method of forming the window 114 may be used. For instance, using standard photolithographic techniques, a hard mask (not shown) may be deposited on top of the insulating layer 110 and patterned in the size and shape of the resulting window 114, advantageously at the photolithographic limit. An etchant may then be applied to remove the insulating material under the patterned hard mask to form the window 114. After etching, the hard mask is removed. However, the window 114 may also be fabricated to be smaller than the photolithographic limit by using spacer technology, as described previously with reference to FIGS. 6–9.

As can be seen in block 116 and FIG. 20, a thin film 118 is disposed over the insulating layer 110 and the window 114. The thickness of the film 118 is small compared to the radius

of the window 114. The film 118 may be a conductive material, if an annular electrode is to be formed, or the film 118 may be a structure changing memory material, such as chalcogenide, if an annular memory element is to be formed. For the purpose of clarity, the formation of an annular electrode will first be discussed, followed by a discussion of the formation of an annular memory element.

Generally speaking, any conductive material that is conformal to the window 114 and which has good adhesion properties for a subsequently formed insulating layer may be 10 suitable for form the film 118. Exemplary conductive materials may include titanium nitride, carbon, aluminum, titanium, tungsten, tungsten silicide, and copper, along with combinations and alloys of these materials. A benefit of using carbon as the conductive material is that it can serve as 15 a mechanical stop for a subsequent CMP process described below.

Referring next to block 120 and FIG. 21, a second insulating layer 122 is formed over the structure. In general, the thickness of the second insulating layer 122 is one to two 20 times the depth of the contact hole 114 for shallow contact holes. The same materials used to form the first insulating layer 110 may also be used to form the second insulating layer 122.

The second insulating layer **122** and the conductive film 25 118 are removed from the surface of the first insulating layer 110 to form an annular electrode 124, as may be seen from a study of block 126 and FIGS. 22 and 23. One technique for removing the second insulating layer 122 and the conductive film 118 on top of the layer 110 is the CMP process. The 30 CMP process may be performed in one or more steps. For instance, if a CMP stop material, such as carbon, is used as the conductive film 118, or if a layer of carbon is disposed on top of the layer 110, the CMP step may be followed by an etch, such as a plasma-oxygen etch, for example, to remove 35 any horizontally extending carbon that may be left in tact by the CMP operation. Alternatively, the layer 110 may be used as a CMP stop, so the conductive film 118 would not act as a CMP stop. Typical conducting materials that may be used that are not natural CMP stops include titanium nitride and 40 tungsten silicide. Accordingly, in this example, an additional etching step would not be used.

If the annular electrode 124 is to be used as a bottom electrode of a chalcogenide memory element, the remainder of the memory cell is created, as set forth in block **134**. To 45 create a memory cell, a layer of chalcogenide 130 may be deposited over the annular electrode 124, and another conductive layer or line 132 may be deposited over the layer of chalcogenide 130, as illustrated in FIG. 24. In this example, the thickness of the layer of chalcogenide 130 is controlled, 50 but the volume of the layer of chalcogenide 130 is not controlled. In fact, the layer of chalcogenide 130 may be a blanket layer or a linear layer formed over other annular electrodes in the array. However, the contact area between the annular electrode 124 and the layer of chalcogenide 130 is 55 controlled well, which in turn controls the chalcogenide active region. Thus, an array of such memory cells should contain a plurality of reproducible memory elements with uniform active regions. In view of current theory, such memory cells should operate in a uniform manner suitable 60 for a modem high density semiconductor memory.

Now, referring back to FIG. 20 and to block 140 of FIG. 16, the formation of an annular memory element will be discussed using the same reference numerals occasionally to refer to different materials than those discussed above for 65 purposes of clarity. For instance, instead of the film 118 being composed of a conductive material, as discussed

14

above, the film 118 may be composed of a structure changing memory material. Such memory material may be chalcogenide or any other suitable memory material. Such memory material should also be suitable for conformal deposition in the window 114 and demonstrate good adhesion properties for a subsequently formed insulating layer.

Various types of chalcogenide materials may be used to form the film 118. For example, chalcogenide alloys may be formed from tellurium, antimony, germanium, selenium, bismuth, lead, strontium, arsenic, sulfur, silicon, phosphorous, and oxygen. Advantageously, the particular alloy selected should be capable of assuming at least two generally stable states in response to a stimulus, for a binary memory, and capable of assuming multiple generally stable states in response to a stimulus, for a higher order memory. Generally speaking, the stimulus will be an electrical signal, and the multiple states will be different states of crystallinity having varying levels of electrical resistance. Alloys that may be particularly advantageous include tellurium, antimony, and germanium having approximately 55 to 85 percent tellurium and 15 to 25 percent germanium, such as  $Te_{56}Ge_{22}Sb_{22}$ .

Referring next to block 142 and FIG. 21, a second insulating layer 122 is formed over the structure. In general, the thickness of the second insulating layer 122 is one to two times the depth of the contact hole 114 for shallow contact holes. The same materials used to form the first insulating layer 110 may also be used to form the second insulating layer 122.

The second insulating layer 122 and the memory film 118 are removed from the surface of the first insulating layer 110 to form an annular memory element 124, as may be seen from a study of block 144 and FIGS. 22 and 23. The second insulating layer 122 and the memory film 118 may be removed by any suitable process, such as an etching process, CMP process, or combination thereof, to expose the annular memory element 124.

In this case, the conductive layer 106 serves as the bottom electrode of the chalcogenide memory element. Therefore, a second conductive layer or line 146 may be deposited over the annular memory element 124, as illustrated in FIG. 25. In this example, the volume of the memory film 118 is controlled well (possibly even better than in the prior embodiment), as is the contact area between the annular memory element 124 and the second conductive layer 146. Thus, an array of such memory elements should contain a plurality of reproducible memory cells with very uniform active regions. In view of current theory, such memory cells should operate in a uniform manner suitable for a modem high density semiconductor memory.

To this point the discussion has centered around circular and annular contact areas. However, many of the advantages that annular contact areas have as compared with circular contact areas may also be exhibited by contact areas having different shapes. For instance, linear contact areas and hollow rectangular contact areas, as well as contact areas having various other hollow geometric shapes, may be fabricated to control the contact area and/or the volume of the memory material more precisely than known methods. For example, a hollow rectangular contact area may be formed in virtually the same manner as described above with reference to FIGS. 16–25, the only major difference being that the window 114 should be patterned in a rectangular rather than a circular shape.

The formation of linear contact areas, on the other hand, may benefit from the following additional discussion which refers to FIGS. 26–33. In this discussion, it should be under-

stood that the structures illustrated in FIGS. 26–33 may be formed using the materials and fabrication techniques described above. Therefore, these details will not be repeated.

Rather than patterning a discrete window in an insulating 5 layer, as illustrated in FIG. 19, a trench 150 may be patterned in a first insulating layer 152. As in the earlier embodiment, the first insulating layer 152 is disposed over a conductive layer 154 which is disposed on a substrate 156. As can be seen in FIG. 27, a thin film 158 is disposed over the insulating layer 152 and the trench 150. As before, the thickness of the film 158 is advantageously small compared to the width of the trench 150.

As in the previous embodiment, the film 158 may be a conductive material, if a linear electrode is to be formed, or 15 the film 158 may be a structure changing memory material, such as chalcogenide, if a linear memory element is to be formed. Again, for the purpose of clarity, the formation of a linear electrode will first be discussed, followed by a discussion of the formation of a linear memory element.

If the film 158 is a conductive material, as described previously, a second insulating layer 160 is formed over the structure. In general, the thickness of the second insulating layer 160 is one to two times the depth of the trench 150 for shallow trenches. The second insulating layer **160** and the 25 conductive film **158** are removed from the surface of the first insulating layer 152 to form two linear electrodes 162 and 164, as may be seen from a study of FIGS. 28 and 29.

If the linear electrodes 162 and 164 are to be used as the bottom electrodes for chalcogenide memory elements, the <sup>30</sup> remainder of the memory cell is created. To create a memory cell, a layer of chalcogenide 166 may be deposited over the linear electrodes 162 and 164, and another conductive layer 168 may be deposited over the layer of chalcogenide 166. Then, the layers 166 and 168 may be patterned to create linear features that are perpendicular to the linear electrodes 162 and 164, as illustrated in FIGS. 30 and 31. These features may have a width at or below the photolithographic 168 form word lines (the digit lines being formed in the substrate 156) which are perpendicular to the linear electrodes 162 and 164 to create an array of addressable memory cells. It should also be noted that the portions of the linear electrodes 162 and 164 between the patterned conductive 45 layers 168 may be removed, or otherwise processed, to make each cell electrically distinct.

In this example, the contact area between the linear electrodes 162 and 164 and the layer of chalcogenide 166 is controlled well and can be smaller than an annular contact 50 area. Furthermore, an active region in the layer of chalcogenide 166 can have less volume than the blanket layer of chalcogenide 130 discussed previously. Thus, an array of such memory cells should contain a plurality of reproducible memory elements with small, uniform active regions. In 55 view of current theory, such memory cells should operate in a uniform manner suitable for a modern high density semiconductor memory.

Now, referring back to FIG. 27, the formation of a linear 60 memory element will be discussed using the same reference numerals occasionally to refer to different materials than those discussed above for purposes of clarity. For instance, instead of the film 158 being composed of a conductive material, as discussed above, the film 158 may be composed 65 of a structure changing memory material. Such memory material may be chalcogenide or any other suitable memory

**16** 

material. Such memory material should also be suitable for conformal deposition in the trench 150 and demonstrate good adhesion properties for a subsequently formed insulating layer.

Referring next to FIGS. 28 and 29, a second insulating layer 160 is formed over the structure, and the second insulating layer 160 and the memory film 158 are removed from the surface of the first insulating layer 152 to form two linear memory elements 162 and 164. In this case, the conductive layer 154 serves as the bottom electrode of the chalcogenide memory element. Therefore, a second conductive layer 170 may be deposited over the linear memory elements 162 and 164 and etched to form conductive lines substantially perpendicular to the linear memory elements 162 and 164, as illustrated in FIGS. 32 and 33. As in the previous embodiment, the portions of the linear memory elements 162 and 164 between the conductive layers 170 may be removed, or otherwise processed, to make each memory cell electrically distinct. In this example, the volume of the 20 memory film **158** is controlled well, as is the contact area between the linear memory elements 162 and 164 and the second conductive layer 170. Thus, an array of such memory elements should contain a plurality of reproducible memory cells with small and very uniform active regions. In view of current theory, such memory cells should operate in a uniform manner suitable for a modern high density semiconductor memory.

It should be recognized that methods of fabricating contact structures other than the methods described above may be utilized to fabricate similar contact structures. For instance, a "facet etch" process may be utilized to create similar contact structures without using a CMP process which may be damaging to the chalcogenide material or to the small features of the contact structure. Indeed, a facet etch process can create structures that are difficult, if not impossible, to make using CMP. An example of a facet etch process is described below with reference to FIGS. 34–41. In this discussion, it should be understood that the structures limit. It should be noted that the patterned conductive layers 40 illustrated in FIGS. 34-41 may be formed using the materials and fabrication techniques described above, except as stated otherwise. Therefore, these details will not be repeated.

As illustrated in FIG. 34, a structure similar to the initial structure of the previous embodiments is formed. Specifically, a conductive layer 180 is deposited over a substrate 182. A first insulating layer 184 is deposited over the conductive layer 180, and a window or trench 186 is formed in the first insulating layer 184. Then, a conformal second conductive layer 188 is deposited over the first insulating layer 184 and over the window or trench 186.

Unlike the previously described embodiments, a thin conformal second insulating layer 190 is deposited over the conformal second conductive layer 188, as illustrated in FIG. 35. A facet etch is then performed to remove portions of the second insulating layer 190 at the edges 192 of the window or trench 186, as shown in FIG. 36. A facet etch using an argon etchant, for example, can remove the second insulating layer 190 from the edges 192 at a rate up to four times that which is removed at the planar surfaces. It should be noted that this process leaves the second layer of insulating material 190 on the vertical and horizontal surfaces of the window or trench **186**. Thus, the facet etch creates a geometric contact, such as an annular or rectangular contact, if the feature 186 is a window, and it creates a linear contact is the feature **186** is a trench.

Once the second conductive layer 188 is exposed at the edges 192, subsequent layers may be deposited to complete a circuit. For example, the window or trench 186 may be filled with a layer of chalcogenide 194, as shown in FIG. 37. Note that contact between the chalcogenide layer 194 and 5 the second conductive layer 188 occurs only at the edges 192. An upper electrode of conductive material 195 and other features may be formed over the layer of chalcogenide 194 to complete the memory cell and memory array.

Alternatively, as with the previous embodiments, the layer 10 188 illustrated in FIGS. 34–37 may be a layer of structure changing material, such as chalcogenide. In this case, the facet etch removes the edges of the second insulating layer 190 to expose the corners 192 of the chalcogenide layer 188. Accordingly, rather than filling the window or trench 186 15 with a layer of chalcogenide material, a second conductive layer 196 is deposited, as illustrated in FIG. 38. As before, other features may be formed on the second conductive layer 196 to finish the circuit.

It should be further appreciated that the facet etch process 20 just described may be used on protruding features, as well as the window or trench 186. In contrast, the CMP process probably cannot be used on protruding features with much success, and the CMP process may also have problems with trenches and other large shapes. As illustrated in FIG. 39, a 25 protruding feature 200 may be formed on a substrate 202. As with the embodiments described above, the substrate 202 may contain features or circuitry, such as an access device. In one example, the protruding feature 200 may be a conductive pillar or line, depending on whether a geometric or lin-  $^{30}$ ear contact is desired. A conformal insulating layer 204 is deposited over the conductive pillar or line 200, and a facet etch is performed to remove the edges of the insulating layer to expose the edges 206 of the conductive pillar or line 200, as illustrated in FIG. 40. Once the edges 206 of the conductive pillar or line 200 have been exposed to form a contact, a layer of chalcogenide 208 may be formed over the structure, as illustrated in FIG. 41. To complete the memory cell, a second layer of conductive material **210** may be formed over 40 the chalcogenide layer 208.

Of course, the protruding feature 200 may be a chalcogenide pillar or line. In this example, the substrate 202 may also include a conductive layer or layers which form the bottom electrode of a chalcogenide memory cell. 45 Accordingly, after the insulating layer 204 has been deposited and the edges removed to expose the edges 206 of the chalcogenide pillar or line 200, the layer 208 may be formed using a conductive material or materials to complete the memory cell and the layer 210 of FIG. 41 may be omitted.

In addition to forming geometric or linear contacts, the facet etch process may also be utilized to form point contacts. As illustrated in FIGS. 42 and 43, a protruding feature 220 may be formed on a substrate 222. As with the embodiments described above, the substrate 222 may contain features or circuitry, such as an access device. In one example, the protruding feature 220 may be a conductive pillar. Advantageously, the conductive pillar has a shape with one or more corners 223, such as a square or rectangular shape. 60 A conformal insulating layer 224 is deposited over the conductive pillar 220, and a facet etch is performed to remove the corners of the insulating layer to expose the corners 226 of the conductive pillar 220, as illustrated in FIGS. 44 and **45**. If the conductive pillar **220** has a square or rectangular 65 shape, the exposed corners 226 of the conductive pillar 220 form four point contacts.

**18** 

It should be appreciated that one, two, or four memory cells may be fabricated using the four contact points. As a first example, each point contact may be utilized in an individual memory cell. In other words, chalcogenide material (as described in conjunction with the previous embodiments) may be formed over each of the four point contacts to create four separate memory cells, each with its own set of bit lines. As a second example, if the four point contacts are sufficiently closed to one another, all four point contacts may be covered with chalcogenide material and used in a single memory cell. As illustrated in FIG. 46, a layer of chalcogenide 228 may be formed over the structure, and a second layer of conductive material 230 may be formed over the chalcogenide layer 228 to complete the memory cell. As a third example, two of the four point contacts may be used in a first memory cell and the other two of the four point contacts may be used in a second memory cell. In this example, it may be particularly useful to use a rectangular pillar 220 so that one pair of point contacts is sufficiently spaced from the other pair of point contacts to facilitate chalcogenide coverage of each respective pair of point contacts, as well as to facilitate the provision of separate sets of bit lines for each pair of point contacts.

Of course, the protruding feature 220 may be a chalcogenide pillar. In this example, the substrate 222 may also include a conductive layer or layers which form the bottom electrode of a chalcogenide memory cell. Accordingly, after the insulating layer 224 has been deposited and the corners removed to expose the corners 226 of the chalcogenide pillar 220. As described above, for a chalcogenide pillar 220 that yields four point contacts, one, two, or four memory cells may be fabricated. Using the second example above in which a single memory cell is fabricated using four point contacts, the layer 228 may be formed using a conductive material or materials to complete the memory cell and the layer 230 of FIG. 46 may be omitted.

While the invention may be susceptible to various modifications and alternative forms, specific embodiments have been shown by way of example in the drawings and have been described in detail herein. However, it should be understood that the invention is not intended to be limited to the particular forms disclosed. Rather, the invention is to cover all modifications, equivalents, and alternatives falling within the spirit and scope of the invention as defined by the following appended claims.

What is claimed is:

- 1. A memory cell comprising:
- a substrate;
- a structure protruding from the substrate, the structure having at least one corner, the structure comprising one of a first conductive material and a first memory material;
- a layer of insulating material disposed over the structure in a manner that leaves the at least one corner of the structure exposed to form at least one point contact;
- at least one layer of material disposed over the at least one point contact, the at least one layer of material comprising a second conductive material if the structure comprises the first memory material, and the at least one layer of material comprising a second memory material if the structure comprises the first conductive material; and
- a conductive layer disposed over the at least one layer of material if the at least one layer of material comprises the second memory material.

- 2. The memory cell of claim 1, wherein the substrate comprises a semiconductor substrate.
- 3. The memory cell of claim 1, wherein the first and second memory materials comprise a chalcogenide material.
- 4. The memory cell of claim 1, wherein the substrate comprises a conductive region in electrical contact with the structure.

**20** 

- 5. The memory cell of claim 1, wherein the structure comprises a pillar.
- 6. The memory cell of claim 5, wherein the pillar is substantially square and comprises four corners.
- 7. The memory cell of claim 5, wherein the pillar contact is substantially rectangular and comprises four corners.

\* \* \* \* \*