US00RE37568E ## (19) United States # (12) Reissued Patent Kim ### (10) Patent Number: US RE37,568 E ### (45) Date of Reissued Patent: Mar. 5, 2002 # (54) INVERSE QUANTIZER (75) Inventor: Si Joong Kim (75) Inventor: Si Joong Kim, Seoul (KR) (73) Assignee: Goldstar Co., Ltd., Seoul (KR) (21) Appl. No.: 09/282,750 (22) Filed: Mar. 31, 1999 #### Related U.S. Patent Documents #### Reissue of: (64) Patent No.: 5,617,094 Issued: Apr. 1, 1997 Appl. No.: 08/158,998 Filed: Nov. 30, 1993 #### (30) Foreign Application Priority Data | 92-22803 | 30, 1993 | Nov. | |-----------|-----------------------|------| | H03M 1/00 | Int. Cl. <sup>7</sup> | (51) | | | U.S. Cl. | (52) | | | Field of S | (58) | 341/51; 375/26; 358/135 #### (56) References Cited #### U.S. PATENT DOCUMENTS | 4,862,173 A | | 8/1989 | Nishitani | 341/200 | |-------------|---|--------|-----------|---------| | 4,933,763 A | | 6/1990 | Chantelou | 358/136 | | 5,617,094 A | * | 4/1997 | Chantelou | 358/136 | \* cited by examiner Primary Examiner—Brian Young (74) Attorney, Agent, or Firm-Fleshner & Kim, LLP (57) ABSTRACT An inverse quantizing device includes memories which are addressed by input quantized coefficients and quantization levels and store resultant data of inverse quantization in groups such as intra DC, intra AC and non-intra. A control section discriminates the group of an input data to be inverse-quantized according to input block-type and block-strobe signals, selects one of the memories according to the discriminated result, and controls the selected memory to output the resultant data of inverse quantization stored therein. According to the device, real time processing of the input data is achieved with its simplified construction. #### 20 Claims, 3 Drawing Sheets F G PRIOR ART) F I G. 2 F1G. 4 | BKT | BKS | INTRA DC | INTRA AC | NON-INTRA | |-----|-----|-----------|----------|-----------| | I | X | H | H | | | 0 | 0 | | Н | 1 | | | I | <b>}-</b> | | H | (\*LOW: ACTIVE) 1 #### **INVERSE QUANTIZER** Matter enclosed in heavy brackets [ ] appears in the original patent but forms no part of this reissue specification; matter printed in italics indicates the additions 5 made by reissue. #### BACKGROUND OF THE INVENTION #### 1. Field of the Invention The present invention relates to an image data compression/expansion technique, and more particularly to an inverse quantizing device for inverse-quantizing a compressed image data. #### 2. Description of the Prior Art International Standards Organization (ISO) has proposed using the MPEG SM3 model as a data compression standard for an image in motion. In image data compression, transform coefficients obtained by DCT(Discrete Cosine Transform)-transforming the image data is compressed into a predetermined amount of data by a quantizer, the operation of which is related to the following equations: #### 1) In intra mode: QDC=dc/8 $\widetilde{ac}(i,j)=[16*ac(i,j)]//w(i,j)$ QAC(i,j)= $\widetilde{ac}(i,j)//g$ where g is a quantization step size and g=2\*QUANT,W(i,j) <sup>30</sup> is a weight matrix, QAC is a quantized coefficient and QUANT is a quantization level. #### 2) In non-intra mode: QAC(i, j) = $$ac(i, j)/(2*QUANT)$$ , QUANT = odd = $[ac(i, j) + 1]/(2*QUANT)$ , QUANT = even, $ac(i, j) > 0$ = $[ac(i, j) - 1]/(2*QUANT)$ , QUANT = even, $ac(i, j) < 0$ In the above equations, the DCT coefficients may be divided into dc coefficients having concentrated energy and 45 ac coefficients having a large value of energy dispersion. Also, the quantizer performs quantization in two modes i.e., an intra mode and a non-intra mode. That is, the interrelationship of an input data is detected and if the detected interrelationship is relatively low, the intra mode is performed in which the dc and ac coefficients are quantized in different manners, while if the detected interrelationship is relatively high, the non-intra mode is performed in which the quantization is performed according to the above equation regardless of the dc or ac coefficients. Inverse quantization is the inverse process of quantization, by which the dc or ac coefficients are calculated in accordance with the values of the quantized coefficients QAC and the quantization level QUANT. FIG. 1 shows the construction of a conventional decoder 60 adopting the MPEG SM3 standard as described above. According to the decoder of FIG. 1, data outputted from header detection section 1 for detecting a header signal from an input data is inputted to VLC(Variable Length Code) decoder 3 through buffer 2. VLC decoder 3 converts the input data into a FLC(Fixed Length Code) and the FLC is then inverse-quantized by 2 inverse quantizer 4. The output of inverse quantizer 4 is inverse-DCT-transformed by inverse DCT section 5 and the output of inverse DCT section 5 is applied to adder 7. At this time, predictor 6 outputs a predicted value in accordance with the outputs of VLC decoder 3 and adder 7, and this predicted value is applied to adder 7 to be added to the output of inverse DCT section 5. Adder 7 outputs a final decoded signal. The inverse quantizer mentioned as above, however, suffers from disadvantages in that hardware construction thereof is greatly complicated, causing the manufacturing cost to be increased and possibly complicating to a high degree the timing control for real time data processing as well. #### SUMMARY OF THE INVENTION It is an object of the present invention to provide an inverse quantizing device which has a simple structure utilizing memories, and thereby great reductions in manufacturing costs can be achieved. It is another object of the present invention to provide an inverse quantizing device which enables real time processing of input data and easy control therefor. In order to achieve the above objects, the inverse quantizing device according to the present invention comprises: a plurality of memories for receiving input quantized coefficients and quantization levels as their address data and storing resultant data of inverse quantization in groups; and control means for discriminating the group of the input data to be inverse-quantized in accordance with an input block-type and block-strobe signals and providing a selection control signal for selecting one of said plurality of memories which stores the resultant data of the discriminated group; whereby the resultant data stored at an address of the selected memory which is assigned by the input quantized coefficients and the quantization levels is provided. #### BRIEF DESCRIPTION OF THE DRAWINGS The above objects and other features of the present invention will become more apparent by describing the preferred embodiment thereof with reference to the accompanying drawings, in which: - FIG. 1 is a schematic block diagram of a conventional decoder. - FIG. 2 is a schematic block diagram of the inverse quantizing device according to the present invention. - FIG. 3 is a circuit diagram of the control section in FIG. - FIG. 4 is a truth table explaining the operation of the control section of FIG. 3. ## DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENT FIG. 2 shows the construction of the inverse quantizing device according to the present invention. Referring to FIG. 2, the inverse quantizing device is provided with intra DC memory 42, intra AC memory 43 and non-intra DC/AC memory 44 each of which receives quantized coefficients QAC and quantization level values QUANT outputted from VLC decoder 3 as their address data, stores the resultant data of inverse quantization in groups, and outputs the resultant data to inverse DCT section 5. 3 The device is also provided with control section 41 which discriminates whether the input data is an intra DC, an intra AC or a non-intra data and selectively outputs first to third chip selection signals $\overline{IDCS}$ , $\overline{IACS}$ and $\overline{INS}$ to chip selection terminals $\overline{CS1}$ to $\overline{CS3}$ of the memories 42 to 44 in accordance with the discriminated result. In the embodiment, each memory 42, 43 or 44 is composed of a PROM(Programmable Road Only Memory). Meanwhile, control section 41, as shown in FIG. 3, comprises first OR gate OR1 for OR-gating block-type signal BKT and block-strobe signal BKS to output first chip selection signal IDCS, second OR gate OR2 for OR-gating block-strobe signal BKS inverted by first inverter IV1 and block-type signal BKT to output second chip selection signal IACS, and second inverter IV2 for inverting block-type signal BKT and outputting the inverted block-type signal BKT as third chip selection signal NIS. Now, the operation of the inverse quantizing device according to the present invention constructed as above will be described in detail. Each R.G.B. signal, which constitutes a television signal, has a gradation degree of a predetermined level, and thus the DCT-transformed data of the gradation level and the quantized data of the DCT-transformed data have predetermined levels, respectively. According to the present invention, all possible quantized level values are stored in the memories 42 to 44 so that one of the quantized level values is selected and outputted therefrom. Thus, real time data processing can be achieved. Referring again to FIG. 2, DCT coefficient values QAC and quantization level values QUANT provided from VLC decoder 3 are inputted to intra DC memory 42, intra AC memory 43 and non-intra DC/AC memory 44, respectively, as their address data. Such address data may be expressed in terms of 64 samples since inverse quantization should be performed with respect to 64 sample data in order to inverse-quantize an 8×8 IDCT data block. Also, as described above, the resultant data of vertical inverse quantization are stored at addresses of the memories 42 to 44 in conformity with the group of the resultant data. Meanwhile, the block-type signal $\overline{BKT}$ identifying whether the input block data to be inverse-quantized is intra or non-intra, and block-strobe signal $\overline{BKS}$ identifying the start of the block data are also provided from VLC decoder 3 to control section 41. At this time, as shown in the truth table of FIG. 4, if the input block data to be inverse-quantized is intra and the start of the block data is identified, both of block-type signal BKT and block-strobe signal BKS become LOW("0"), and as shown in FIG. 3, chip selection signal IDCS of a LOW level is outputted from OR gate OR1 in control section 41 and then applied to chip selection terminal CS1 of intra DC memory 42. Accordingly, intra DC memory 42 is selected and the resultant data of inverse quantization stored at its address assigned by the input QAC and QUANT is outputted to inverse DCT section 5. Also, if the input block data is intra and the middle or the end of the block data is identified, block-type signal BKT becomes LOW("0") and block-strobe signal BKS becomes HIGH("1"), and chip selection signal IACS of a LOW level 60 is outputted from OR gate OR2 and then applied to chip selection terminal CS2 of intra AC memory 43. Accordingly, intra AC memory 43 is selected and the resultant data of inverse quantization stored at its address assigned by QAC and QUANT is outputted to inverse DCT section 5. Meanwhile, if the input block data is non-intra, block-type signal BKT becomes HIGH("1") and thus both outputs of 4 OR gates OR1 and OR2 become HIGH regardless of the state of block-strobe signal BKS. Accordingly, chip selection signal NIS of a LOW level is outputted from inverter IV2 and then applied to chip selection terminal CS3 of non-intra DC/AC memory 44, resulting in that non-intra DC/AC memory 44 is selected and the resultant data of inverse quantization stored at its address assigned by QAC and QUANT is outputted to inverse DCT section 5. From the foregoing, it will be apparent that the present invention provides a novel inverse quantizer specially designed to store in groups all possible resultant data of inverse quantization in memories which are addressed by the input quantized coefficients and quantization levels and provide the resultant data of inverse quantization stored in one of the memories in accordance with the input block-type and block-strobe signals, thereby enabling real time processing of the input data and easy control of the data processing and achieving great reductions in construction and cost. While the present invention has been described and illustrated herein with reference to the preferred embodiment thereof, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the spirit and scope of the invention. What is claimed is: - 1. An inverse quantizing device comprising: - a plurality of memories for receiving input quantized coefficients and quantization levels as address data thereof and storing resultant data of inverse quantization in groups; and - control means for discriminating the group of an input data to be inverse-quantized in accordance with input block-type and block-strobe signals and providing a selection control signal for selecting one of said plurality of memories storing said resultant data of the discriminated group; - whereby said resultant data stored at the address of the selected one of said plurality of memories assigned by said quantized coefficients and said quantization levels is provided, - wherein said resultant data of inverse quantization are grouped into block data of intra DC, intra AC and non-intra, respectively, and said plurality of memories are an intra DC memory, an intra AC memory and a non-intra DC/AC memory. - 2. An inverse quantizing device comprising: - a plurality of memories for receiving input quantized coefficients and quantization levels as address data thereof and storing resultant data of inverse quantization in groups; and - control means for discriminating the group of an input data to be inverse-quantized in accordance with input block-type and block-strobe signals and providing a selection control signal for selecting one of said plurality of memories storing said resultant data of the discriminated group; - whereby said resultant data stored at the address of the selected one of said plurality of memories assigned by said quantized coefficients and said quantization levels is provided, wherein said plurality of memories are programmable read only memories. - 3. An inverse quantizing device comprising: - a plurality of memories for receiving input quantized coefficients and quantization levels as address data 5 thereof and storing resultant data of inverse quantization in groups; and - control means for discriminating the group of an input data to be inverse-quantized in accordance with input block-type and block-strobe signals and providing a selection control signal for selecting one of said plurality of memories storing said resultant data of the discriminated group; - whereby said resultant data stored at the address of the selected one of said plurality of memories assigned by said quantized coefficients and said quantization levels is provided, wherein said control means comprises: - a first OR gate for OR-gating said block-type and block-strobe signals and providing a first chip selection signal; - a first inverter for inverting said block-strobe signal; - a second OR gate for OR-gating the inverted blockstrobe signal and said block-type signal and providing a second chip selection signal; and - a second inverter for inverting said block-type signal and providing a third chip selection signal. - 4. An inverse quantization device for a decoder, comprising: - a storage device that stores a plurality of quantized level values, said storage device stores (1) a corresponding resultant data of the inverse quantization when an input data is a first mode type data or stores (2) a corresponding resultant data of the inverse quantization when the input data is a second mode type data; and - a control device discriminating the input data to be inverse-quantized according to the mode type data and controlling the storage device to determine the resultant data to be stored according to the discriminated result. - 5. The inverse quantization device of claim 4, wherein the first and second mode type data comprise intra mode and non-intra mode data, respectively. - 6. The inverse quantization device of claim 4, wherein said storage device stores a corresponding resultant data of the inverse quantization when the input data is a third mode type data. - 7. The inverse quantization device of claim 6, wherein said input data comprises quantized coefficients and quantization levels. - 8. The inverse quantization device of claim 6, wherein the first, second, and third mode type data comprise intra DC mode, non-intra mode and intra AC mode data, respectively. - 9. The inverse quantization device of claim 6, wherein said storage device comprises: - a first memory storing resultant data of the inverse quantization corresponding to the first mode type data and responsive to the control device; - a second memory storing resultant data of the inverse quantization corresponding to the second mode type <sup>55</sup> data and responsive to the control device; and - a third memory storing resultant data of the inverse quantization corresponding to the third mode type data and responsive to the control device. - 10. The inverse quantization device of claim 9, wherein <sup>60</sup> each of said first, second and third memories comprises a programmable read only memory. - 11. The inverse quantization device of claim 4, wherein said storage device stores all resultant data of the inverse quantization. - 12. The inverse quantization device of claim 6, wherein said control device comprises: 6 - a first logic device having first and second input electrodes and performing a first logic operation; - a second logic device having first and second input electrodes and performing a second logic operation; and - a first inverter, wherein wherein said first logic device, said second logic device and said first inverter discriminate the input data to be inverse-quantized according to the mode type data. - 13. The inverse quantization device of claim 12 further comprising a second inverter coupled to the first input electrodes of said second logic device. - 14. The inverse quantization device of claim 13, wherein said first and second logic devices are OR gates. - 15. An inverse quantization device for a decoder, comprising: - a storage device that stores a plurality of quantized level values and receiving input data of at least one of quantized coefficient and quantization level as an address location for selecting a stored quantized level value; and - a control circuit, responsive to first and second control signals indicative of whether the input data is one of intra DC data, intra AC data and non-intra data, for outputting first, second and third output signals to said storage device, wherein said storage device stores one of (1) a resultant data of the inverse quantization corresponding to intra DC data in response to the first output signal, (2) a resultant data of the inverse quantization corresponding to intra AC data in response to the second output signal, and (3) a resultant data of the inverse quantization corresponding to non-intra data in response to the third output signal. - 16. The inverse quantization device of claim 15, wherein said storage device is a programmable read only memory. - 17. The inverse quantization device of claim 15, wherein said storage device comprises: - a first memory that stores the resultant data of the inverse quantization corresponding to intra DC data; - a second memory that stores the resultant data of the inverse quantization corresponding to intra AC data; and - a third memory that stores the resultant data of the inverse quantization corresponding to non-intra data. - 18. The inverse quantization device of claim 15, wherein said control circuit comprises: - a first logic device having first and second input electrodes and performing a first logic operation to provide the first output signal; - a second logic device having first and second input electrodes and performing a second logic operation to provide the second output signal; and - a first inverter for providing the third output signal, wherein the first input electrodes of said first and second logic devices are coupled for receiving the second control signal, and the second input electrodes of the first and second logic devices and the first inverter are coupled for receiving the first control signal. - 19. The inverse quantization device of claim 18 further comprising a second inverter coupled to the first input electrodes of said second logic device for providing an inverted second control signal to said second logic gate. - 20. The inverse quantization device of claim 19, wherein said first and second logic devices are OR gates. \* \* \* \* \*