#### US009128473B2 ## (12) United States Patent #### Valcore et al. ## (54) ARRANGEMENT FOR PLASMA PROCESSING SYSTEM CONTROL BASED ON RF VOLTAGE (71) Applicant: Lam Research Corporation, Fremont, CA (US) (72) Inventors: **John C. Valcore**, San Jose, CA (US); **Henry S. Povolny**, Newark, CA (US) (73) Assignee: Lam Research Corporation, Fremont, CA (US) (\*) Notice: Subject to any disclaimer, the term of this patent is extended or adjusted under 35 U.S.C. 154(b) by 34 days. (21) Appl. No.: 13/959,584 (22) Filed: Aug. 5, 2013 #### (65) Prior Publication Data US 2013/0345847 A1 Dec. 26, 2013 #### Related U.S. Application Data - (63) Continuation of application No. 12/962,524, filed on Dec. 7, 2010, now Pat. No. 8,501,631, which is a continuation-in-part of application No. 12/950,710, filed on Nov. 19, 2010, now Pat. No. 8,909,365. - (60) Provisional application No. 61/303,628, filed on Feb. 11, 2010, provisional application No. 61/262,886, filed on Nov. 19, 2009. - (51) Int. Cl. H01L 21/00 (2006.01) H01L 21/66 (2006.01) H01L 21/302 (2006.01) G01R 31/26 (2014.01) G05B 15/02 (2006.01) H01J 37/32 (2006.01) (52) **U.S. Cl.** CPC ...... *G05B 15/02* (2013.01); *H01J 37/32082* (2013.01); *H01J 37/3299* (2013.01); *H01J* ## (10) Patent No.: US 9,128,473 B2 (45) Date of Patent: Sep. 8, 2015 *37/32174* (2013.01); *H01J 37/32917* (2013.01); *H01J 37/32926* (2013.01) #### (58) Field of Classification Search USPC ....... 438/14, 17, 729, 10, 714; 700/108, 117, 700/121; 257/E21.143, E21.311, E21.218 See application file for complete search history. ## (56) References Cited #### U.S. PATENT DOCUMENTS | 5,737,177 | $\mathbf{A}$ | 4/1998 | | | | |-------------|--------------|--------|--------|-----------|--| | 6,522,121 | B2 * | 2/2003 | Coumou | 324/76.19 | | | (Continued) | | | | | | #### FOREIGN PATENT DOCUMENTS | CN | 101110347 A | 1/2008 | |----|---------------|--------| | WO | WO 9914699 A1 | 3/1999 | Primary Examiner — Mohsen Ahmadi (74) Attorney, Agent, or Firm — Martine Penilla Group, LLP #### (57) ABSTRACT An arrangement for controlling a plasma processing system is provided. The arrangement includes an RF sensing mechanism for obtaining an RF voltage signal. The arrangement also includes a high impedance arrangement coupled to the RF sensing mechanism to facilitate acquisition of the signal while reducing perturbation of RF power driving a plasma in the plasma processing system. The arrangement further includes a signal processing arrangement configured for receiving the signal, processing the signal in a digital domain to obtain peak voltage information for a fundamental frequency and a broadband frequency of the signal, deriving wafer bias information from the peak voltage information, and applying signal to a transfer function to obtain a transfer function output. The arrangement moreover includes an ESC power supply subsystem configured to receive the transfer function output as a feedback signal to control the plasma processing system. #### 20 Claims, 13 Drawing Sheets # US 9,128,473 B2 Page 2 | (56) | References Cited | 2004/0135590 A1* 7/2004 Quon | |------|---------------------------------------------|-------------------------------------| | | U.S. PATENT DOCUMENTS | 2008/0241016 A1* 10/2008 Kato et al | | | 6,535,785 B2 * 3/2003 Johnson et al 700/121 | * cited by examiner | M M M M M ECUE SB Initial Method Utilizes MVA (multivariate analysis) to create a LINEAR Transfer Function linear transfer function for each state space to create • PLS (partial least squares) implemented Wafer Bias [power equation] Current Method Utilizes Non-Linear Transfer Function Power Equation used based on existing Physical Relationship of RF Power to RF Voltage Sep. 8, 2015 Voltage = sqrf(Power / R) • This can be rewritten to V = a \* (Power/[Z]) • in Theony, a = Power Delivered as well as Process Parameter [Chemistry • Impedance of the Plasma is a Function of RF Pressure, Flow, Chamber Coupling (Capacitive/Inductive)] • First Order Approximation, V\_wafer\_dc = V\_rf a given Frequency, Explicit Power Equation Can be Used to Relate RF Voltage to Wafer DC Voltage • V\_wafer\_dc = a \* V\_ff ^ b + c Coefficients a, b, c are optimized to cover entire operating range of Plasma impedance - 7 state spaces exist - For single frequency, single equation exists (V\_wafer\_dc = a \* Vpp ^ b + c) Coefficient {a} is bounded by [.3 3] Coefficient {b} is bounded by [.5 and 1] (can never be greater than one) Coefficient {c} is typically 0, (more or less compensate for measurement inaccuracy) Sep. 8, 2015 - For multi frequency state - Function computed based upon Single Frequency Transfer Each Frequency's contribution is computed based upon Sill individual Frequency's contributions are Summed together Final Result, V\_wafer\_dc = a \* V\_summation ^ b + c - Coefficients (a, b, c) have same bounds - WHY Does this work? - Revisiting V = sqrt(Power / |Z|), and first order approximation V\_wafer\_ Coefficient {a} is a function of Plasma Impedance Coefficient {b} is a function of RF Voltage Peak Detection Method Coefficient {c} is a function of calibration a theory, you could simply have one power equation V\_wafer\_dc = a \* (Sum(RF\_Pwr\_2MHz/|Z2MHz| + RF\_Pwr\_27MHz/|Z27Mhz| + RF\_Pwr\_ |Z60MHz|)) ^ b + c Sep. 8, 2015 Coefficients {a,b,c} where optimized to account for accuracy/precision of Delivered Power and Plasma Impedance Measurements # ARRANGEMENT FOR PLASMA PROCESSING SYSTEM CONTROL BASED ON RF VOLTAGE #### PRIORITY CLAIM This application is a continuation of a previously filed patent application entitled "PLASMA PROCESSING SYS-TEM CONTROL BASED ON RF VOLTAGE", filed on Dec. 7, 2010 (application Ser. No. 12/962,524), which is a continuation-in-part of an earlier filed patent application entitled "METHODS AND APPARATUS FOR CONTROLLING A PLASMA PROCESSING SYSTEM", filed on Nov. 19, 2010 (application Ser. No. 12/950,710), which claims priority $_{15}$ under 35 USC. 119(e) to a commonly-owned provisional patent application entitled "BIAS COMPENSATION APPA-RATUS AND METHODS THEREFOR", U.S. Application No. 61/303,628, filed on Feb. 11, 2010 by John Valcore, Jr. and a commonly-owned provisional patent application 20 entitled "METHOD AND DEVICE FOR COMPENSATING" WAFER BIAS IN A RF DRIVEN PLASMA CHAMBER", U.S. Application No. 61/262,886, filed on Nov. 19, 2009 by John Valcore. Jr., all of which are incorporated herein by reference.4. #### BACKGROUND OF THE INVENTION In the semiconductor industry, the use of radio frequency (RF) driven plasma chambers for manufacturing silicon wafers is commonplace. There exists a common need within such applications to monitor the sheath voltage, and specifically how the sheath voltage relates to the direct current (DC) bias potential of the wafer itself. The following acronyms are used throughout this application: Radio Frequency (RF), Direct Current (DC), Digital Signal Processor (DSP), Field Programmable Gate Array (FPGA) and Complex Programmable Logic Device (CPLD). Currently, there are several techniques to ascertain wafer potential, as well as sheath and bulk plasma potential. With respect to the wafer DC bias potential, one monitoring method includes measuring the self-bias voltage of the wafer by detecting the leakage current between the wafer and the electrostatic chuck (ESC) while varying an applied DC voltage to the ESC. While this technique is used within some current production settings, the computed value is highly dependent upon the magnitude of the leakage current, which is coupled to the type of ESC in the system. The method of detecting leakage current through the wafer to the ESC is also highly dependent upon different types of backside wafer films. Another method for ascertaining the wafer bias potential is through the use of silicon carbide pins attached to the outer edge of the ESC and in contact with the plasma. However, 55 such pins are consumables and have to be replaced frequently within production environments. A third method for detecting the DC bias on the wafer is through a RF voltage probe at the ESC and a signal processing unit which computes the wafer voltage from the peak to peak 60 RF voltage. This method provides a means for detecting the wafer DC bias voltage without a probe in direct contact with the plasma by scaling the RF voltage at the ESC to a DC value through the use of a calibrated gain and offset. This method assumes a purely linear relationship to the RF peak to peak 65 voltage and the DC potential of the wafer which is not the case for multi-frequency plasmas. FIG. 1 shows the correlation of 2 wafer bias to RF Vpp. In FIG. 1, when a linear fit is applied, the R-squared value is significantly less than one [e.g., R-sq: 0.90]. #### BRIEF DESCRIPTION OF THE DRAWINGS The present invention is illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawings and in which like reference numerals refer to similar elements and in which: FIG. 1 shows the correlation of wafer bias to RF Vpp. FIG. 2 shows the correlation of the wafer bias to the output of the disclosed RF voltage transfer function, with an R-squared value significantly closer to one. FIG. 3 depicts testing confirming the relationship between the plasma potential as seen by a Si carbide pin and the wafer potential as measured by a wired wafer. FIG. 4 shows the voltage seen by the Si HER (Hot Edge Ring) during a HARC (High Aspect Ratio Contact) process using 2 MHz, 27 MHz, and 60 MHz on a Lam DFC2300® Flex45® platform (available from Lam Research Corporation of Fremont, Calif.) versus the voltage seen by Si carbide pin. FIG. **5**A depicts a system with a RF driven plasma that consists of an ESC power by three RF generators. FIG. **5**B illustrates an embodiment of the disclosed invention, where a voltage probe, consisting of a capacitive divider network, is attached to the RF rod in close proximity to the ESC base plate as well as a signal conditioning and signal processing apparatus. FIG. **5**C is an embodiment of an analog RF voltage signal conditioning network with a digital signal processing unit. FIGS. 6-10 discuss the high impedance RF voltage probe for computing wafer potential based on frequency dependent RF voltage signals. FIG. 11 shows, in accordance with an embodiment of the present invention, a block diagram of an example digital implementation embodiment. #### DETAILED DESCRIPTION OF EMBODIMENTS The present invention will now be described in detail with reference to a few embodiments thereof as illustrated in the accompanying drawings. In the following description, numerous specific details are set forth in order to provide a thorough understanding of the present invention. It will be apparent, however, to one skilled in the art, that the present invention may be practiced without some or all of these specific details. In other instances, well known process steps and/or structures have not been described in detail in order to not unnecessarily obscure the present invention. Various embodiments are described, herein below, including methods and techniques. It should be kept in mind that the invention might also cover articles of manufacture that includes a computer readable medium on which computerreadable instructions for carrying out embodiments of the inventive technique are stored. The computer readable medium may include, for example, semiconductor, magnetic, opto-magnetic, optical, or other forms of computer readable medium for storing computer readable code. Further, the invention may also cover apparatuses for practicing embodiments of the invention. Such apparatus may include circuits, dedicated and/or programmable, to carry out tasks pertaining to embodiments of the invention. Examples of such apparatus include a general-purpose computer and/or a dedicated computing device when appropriately programmed and may include a combination of a computer/computing device and dedicated/programmable circuits adapted for the various tasks pertaining to embodiments of the invention. Embodiments of the disclosed invention will provide the end user the ability to measure the wafer bias potential by appropriately filtering and conditioning the RF voltage at the ESC and utilizing a transfer function that accounts for contribution of multiple RE frequencies in biasing the wafer. FIG. 2 shows the correlation of the wafer bias to the output of the disclosed RF voltage transfer function, with an R-squared value significantly closer to one [e.g., R-sq: 0.97]. This invention was conceived while attempting to improve an existing method of measuring DC bias Potential with a silicon carbide pin. The wear rate of this pin as well as the quartz insulating material which housed the pin was found to be a limiting factor for production throughput. It has been 15 determined that although a non-linear relationship existed between the RF voltage and wafer potential in a multi-frequency plasma, a transfer function could be used to derive wafer potential based upon the contribution of each individual frequency driving the plasma. Testing has been done to confirm the relationship between the plasma potential as seen by a Si carbide pin and the wafer potential as measured by a wired wafer, depicted in FIG. 3. It is then shown that the disclosed transfer function was significantly correlated to the voltage signal seen by the existing Si 25 carbide pin. FIG. 4 shows the voltage seen by the Si HER (Hot Edge Ring) during a HARC (High Aspect Ratio Contact) process using 2 MHz, 27 MHz, and 60 MHz on a Lam DFC2300® Flex45® platform (available from Lam Research Corporation of Fremont, Calif.) versus the voltage seen by Si carbide pin. Given the aforementioned correlation of the Si carbide pin to the wired wafer, the commutative property provides credence to the statement that a transfer function involving individual RF voltages driving plasma is also a valid representation of the plasma sheath voltage at the wafer interface. In one or more embodiments, state-space analysis may be performed on the RF voltage to derive the transfer functions. State-space modeling is well-known and will not be elaborated here. In one or more embodiments, known transient 40 handling techniques may be applied to improve robustness. The features and advantages of embodiments of the invention may be better understood with reference to the figures and discussions that follow. Generally speaking, the ability to indirectly measure the 45 DC component of the plasma sheath potential within a RF driven plasma is dependent on a voltage probe connected to the RF rod in close proximity to the ESC. FIG. **5**A depicts a system with a RF driven plasma that consists of an ESC 502 power by three RF generators 504A, 504B, and 504C via an 50 impedance matching network **506**. These RF generators provide different RF frequencies as shown although the number of frequencies employed, the exact frequencies employed as well as the number of RF generators employed may vary according to applications. An RF rod or another suitable RF 55 sensing mechanism in close proximity (i.e., sufficiently close as to be able to sense the RF voltage) to base plate 508 (or another non-plasma exposing component associated with the ESC) provides a RF voltage to capacitive divider network **530**. Capacity divider **530** will be discussed in greater details 60 herein in connection with FIG. 5B. The output of capacitive divider network 530 is then provided to a signal conditioning and processing block **532**, which will be discussed in greater details in connection with FIG. 5C herein below. FIG. **5**B illustrates an example embodiment of the disclosed invention, where a voltage probe, including a capacitive divider network **530**, is coupled to the RF rod (or another 4 suitable RF sensing mechanism) in close proximity to the ESC base plate as well as coupled to a signal conditioning and signal processing apparatus. In the example of FIG. 5B, capacitor C1 is in series with capacitor C2, which is then in series with the parallel capacitors C3/C4. The voltage signal is obtained as shown in FIG. 5B. The capacitive divider voltage probe provides a high impedance path for the RF voltage to be sensed without unduly perturbing the RF power driving the plasma. The specific make up of the capacitive divider is dependent upon the RF generators driving the plasma, with the highest frequency generator being the dominant factor. The capacitive divider also sufficiently attenuates the voltage signal by providing a low impedance path to ground in parallel with a 50-ohm coaxial cable responsible for carrying the voltage signal to the signal conditioning and signal processing apparatus. Note that these values are provided as example and for reference only and are not limiting. In the example of FIG. **5**B the input impedance is significantly high [Z=1/(ω\*C), when ω=60 MHz; C=0.5 pF then Z~33 Kohms] and the impedance to ground is low (~31 ohms@60 Mhz). The RF voltage signal is then conditioned through a network of analog or digital filters. FIG. **5**C is an example embodiment of an analog RF voltage signal conditioning network of the type implemented in block **532** of FIG. **5**A. At the input of the analog RF voltage signal conditioning network, the signal is split into a number of separate channels (4 in the example of FIG. **5**C) to allow for RF filtering of specific RF frequencies responsible for driving the plasma. In this embodiment, the RF generator frequencies are 2 MHz, 27 MHz, and 60 MHz. One channel is not filtered, which maintains the broadband voltage frequency spectrum. In this embodiment the four channels are converted to a DC signal via a passive peak detector [e.g., 1N5711diode], although an active peak detector could be used as well. The DC signals are then converted to digital signals in order to be processed by the digital signal processor, where the individual signals are calibrated and inputted into the wafer bias transfer function. The output of the transfer function is then fed back to the bias compensation network. It should be noted that the disclosed analog signal conditioning network could be accomplished entirely within the digital domain. In this instance, there would be no need for a signal splitter or analog filters, simply an analog to digital converter (ADC) and a signal processing unit (Digital Signal Processor (DSP), Field Programmable Gate Array (FPGA) and Complex Programmable Logic Device (CPLD) or the like), with the signal processing unit responsible for all filtering, peak detection, calibration, and transfer function computation. In one or more embodiments, the calibration of each voltage channel is performed by applying a gain and offset to each channel. The gain and offset for each channel (2 MHz, 27 MHz, 60 MHz and broadband unfiltered voltages in the example of FIGS. 5A-5C) is determined by the signal response of a given channel and its correlation to the wafer bias. For the filtered channels, this is accomplished, by characterizing a given filtered channel response to the wafer bias for that unique single frequency. For instance, the response of the 2 MHz channel would be correlated to the wafer bias for plasma being driven by 2 MHz only and the subsequent gain and offset would be used to calibrate this channel. This is repeated for 27 MHz and 60 MHz. The broadband signal is calibrated by correlating the wafer bias for plasma being driven by all three frequencies and each subsequent variation (2 MHz only, 2 MHz and 27 MHz, 60 MHz only, 27 MHz and 60 MHz, etc. . . . ). An important factor into the calibration is also the response of the capacitive divider voltage probe **530**. The capacitive divider tends to have a unique signal response for each frequency. As a suggested solution, a network analyzer can be used to characterize the response of the capacitive divider voltage sensor, and this response can then used to modify the aforementioned calibration coefficients accordingly. This is an important component in manufacturing accurate and repeatable instruments. The transfer function for computing wafer bias in composed of four inputs: the calibrated DC voltage signals for 2 MHz, 27 MHz, and 60 MHz as well as the unfiltered broadband signal. The voltage signals are then multiplied by a set of coefficients. Each coefficient is a function of a given frequency mixture driving the plasma. The coefficients are 15 derived through, for example, principal component analysis (PCA) of the matrix consisting of the wafer bias and the four voltage signals (2 MHz, 27 MHz, 60 MHz, and broadband). The individual resultants of the coefficient multiplication are then summed, producing, a wafer bias value. Conditional 20 statements and weighting factors can also be used to optimize the coefficients and thus optimize the transfer function result. FIGS. 6-10 further discuss the high impedance RF voltage probe for computing wafer potential based on frequency dependent RF voltage signals. In FIG. 6, a linear transfer 25 function is created and the example flowchart illustrates how this linear transfer function may be employed to produce the wafer bias value. FIG. 7 is a flowchart illustrating the use of a non-linear transfer function to produce the wafer bias value. Non-linear transfer functions are believed to be better able to approximate the wafer bias value from the RF voltage in some, if not most, situations. FIGS. 8, 9, and 10 are further explanation of the merits of each approach (linear vs. nonlinear). Both approaches provide a way, in accordance with embodiments of the invention, to correlate the sensed RF voltage to the wafer bias voltage, especially in multi-frequency applications. The wafer bias voltage may then used as a feedback or control signal for the ESC power supply and/or bias compensation network and/or other subsystems in the plasma processing system. In another embodiment, the ESC RE signal may be processed in the digital domain to improve configurability and to accommodate a wider RF power dynamic range required by demanding processing applications such as some high aspect ratio etches. FIG. 11 shows a block diagram of an example 45 digital implementation embodiment. Input ESC RF signal in block 1102 may be obtained from a capacitive pickup, such as the capacitive divider network 530 of FIG. 5a for example. In the example of FIG. 11, the input RF signal ranges from about 350 KHz to 120 MHz, with fundamental frequencies at about 50 400 KHz, 2 MHz, 13 MHz, 27 MHz, and 60 MHz although these example values as well as the number of frequencies involved are not limiting of the scope of the invention. The input RF signal is then filtered using an anti-aliasing low-pass filter 1104 with the filter frequency set at about ½ of 55 the sampling rate of the analog-to-digital converter (ADC) that is employed later to convert the analog input RF signal from block 1102 to a digital signal. In the case of the example of FIG. 11, the ADC sampling rate is 250 MHz and thus the anti-aliasing filter is set at about 120 MHz, which is less than 60 ½ of the ADC sampling rate (for satisfactory signal resolution in accordance with Nyquist's theorem). The filtered RF signal from anti-aliasing filter 1104 is then split by RF splitter 1106 into two channels (using appropriate low pass and high pass filters) to feed into dual-channel ADC 65 1112. RF splitting is optional to improve signal resolution and is performed as an optimization to accommodate the use of a 6 dual-channel ADC. However, it is possible to employ a single channel ADC and feed the filtered RF signal from anti-aliasing filter 1104 into the single channel ADC if desired. Thus, in contrast to the analog approach of FIG. 5c, the analog input RF signal is not required to be split in the analog domain and/or peak-detected in the analog domain, Rather, the RF signal is converted (after appropriate filtering via an anti-aliasing filter) into the digital domain by ADC converter 1112. This improves both configurability and dynamic range response since the limitations of the analog peak detection scheme is not experienced. Specifically, the digital approach overcomes the limitation imposed by the non-linear response of the rectifying diode in the analog peak detection scheme. Another limiting factor of an analog peak detection scheme is that the diode output tends to be a function of the Input Voltage RMS, essentially a power detector. This characteristic further limits the ability of analog detectors to resolve the actual RF Peak Amplitude, rather than an averaged RF Voltage peak as function of the RMS signal. The digital approach sidesteps both of these and other issues. Digital processing is performed by logic represented in FIG. 11 by a field programmable gate array (FPGA) 1120. FPGA is employed in the instant example partly to take advantage of the FPGA's parallel processing capability on multiple channels although other forms of logic, including microprocessors, microcontrollers, dedicated hardware circuitry, digital signal processors, etc., may also be employed. One of the improvements relates to the use of RF signals from the RF generators (1122) as independent inputs into the digital processing block 1120. The independently inputted RF signal data, which may include state (on/off), fundamental frequency, and drive signal phase for each RF signal from the RF generators, may be used extract the fundamental tones to tune the digital filters (such as band pass filters) in block 1120. The phase data is particularly useful in resolving modulation effects among ESC RF signals of various frequencies to more accurately compute the voltage at any given frequency. To elaborate, the phase signal allows for the demodulation of the RF signals that are a function of plasma dynamics (as an active non-linear load). It is common practice to view a plasma chamber as an RF mixer, generating tones as function of the frequency of the RF Source(s) as well as the rates of association/disassociation of gases and the expansion/contraction of the plasma sheaths. By utilizing the phase of the drive signal for each RF generator sourcing and/or biasing the plasma, one can more accurately resolve each fundamental RF tone, even in the most dynamic plasma conditions, such as pulsing of the RF generators. Alternatively or additionally, the tuning of these digital filters using the fundamental tones extracted from the RF signals from the RF generators enable the construction of very precise and narrowly tailored filters around the fundamental frequencies, which greatly improve the accuracy of the signal resolution by the digital processing block **1120**. The outputs from digital processing block 1120 include the peak voltage (Vpeak) for each fundamental frequency and for the composite broadband signal. Peak detection can be positive peak, negative peak, or both. For the composite signal, negative peak information is particularly useful during the processing phase since there is often an asymmetry in the waveform as a function of the harmonics of each RF source. Therefore, by detecting both the positive and negative peaks, one can resolve a relative metric of the harmonics in the plasma. This harmonic metric can then be used to further optimize wafer bias potential transfer function for a given state space. As discussed, an advantage of the digital approach is the ease of configurability. For example, when different RF frequencies and/or additional RF frequencies and/or fewer RF frequencies are employed, the hardware does not need to be changed. The digital filters, transfer functions, and other optimizations may be reprogrammed on the same programmable logic, saving a significant amount of time and cost when applications change. Another aspect of the invention relates to the use of additional plasma chamber parameters to improve the correlation between the ESC RF voltage and the wafer bias potential. These additional chamber parameters include chamber pressure, chamber gap (distance between electrodes), RF delivered power, RF Frequency, RF generator impedance matching network tap positions (capacitor positions of variable LC network), chamber chemistry, chamber topology (i.e.: ground area ratio), wafer type (backside film, substrate film stack), and wafer resistivity. In the present discussion, two specific chamber parameters (pressure and gap distance) are discussed to facilitate understanding although the number and exact parameters may vary depending on applications. In another aspect of the invention, the inventor herein notes that there is a noticeable change in correlation (e.g., gain in the slope of the trend line) between RF voltage and wafer bias voltage when different chamber pressures are involved. By 25 taking chamber pressure into account, more accurate on-thefly determination of wafer bias voltage may be obtained from the ESC RF voltage. The compensating function or equation or scaling factor may be determined empirically in a research setting (e.g., by mapping the RF voltage versus the wafer bias 30 voltage at different chamber pressures and determine the correlation change) for later use in a production setting, for example. In an embodiment, the chamber pressure information may be employed as a scaling factor to scale the pressureagnostic transfer function output. Additionally or alterna- 35 tively, the chamber pressure may be employed as another input into the transfer function to obtain a pressure-specific output for a given input into the transfer function. In another aspect of the invention, the inventor herein notes that there is a noticeable change in correlation (e.g., gain in 40 the slope of the trend line) between ESC RF voltage and wafer bias voltage when different chamber gaps between the upper and lower electrodes are involved. By taking electrode gap data into account, more accurate on-the-fly determination of wafer bias voltage may be obtained from the ESC RF voltage. 45 The compensating function or equation or scaling factor may be determined empirically in a research setting (e.g., by mapping the RF voltage versus the wafer bias voltage at different chamber gaps and determine the correlation change) for later use in a production setting, for example. In an embodiment, 50 the chamber gap information may be employed as a scaling factor to scale the pressure-agnostic transfer function output. Additionally or alternatively, the chamber gap may be employed as another input into the transfer function to obtain a pressure-specific output for a given input into the transfer 55 function. This optimization using chamber gap information may be employed alternatively or additionally in conjunction with the use of the chamber pressure information. Similar considerations apply to other chamber data if they are employed for further optimization of the transfer function. 60 Referring back to FIG. 11, the additional chamber data may be received from process module 1150 via an appropriate communication interface 1152. In the example of FIG. 11, the actual application of the transfer function and the optimization using the chamber data are performed in DSP block 65 1154 using the peak voltage (positive and negative) information received from block 1120 and the chamber data informa- 8 tion received from block 1150, However, it is also possible to perform such transfer function application and optimization in block 1120, in which case block 1120 would obtain the chamber data directly from process module 1150 for example. The output of DSP block 1154 represents the computed wafer potential and is converted back to the analog domain via DAC 1156 to serve as a feedback or control signal to ESC power supply unit 1160 and/or RF generator 1162. For example, with the increased accuracy & precision of the computed wafer bias potential (computed as a function of the RF voltage as disclosed herein), one can use this computed value as a control signal for the RF generator delivered power in order to maintain a desired wafer potential for a given wafer process step. Note that it is possible to perform analog splitting and peak detection (per FIG. 5c) and apply the additional optimization using additional chamber parameters in the manner discussed to obtain the computed wafer bias potential. Alternatively, the input RF signal may be converted directly into the digital domain as discussed in connection with FIG. 11 and then processed and optimized in the digital domain to obtain the computed wafer bias potential. By processing the ESC RF signal in the digital domain and/or employing independently inputted RF generator signals and/or employing additional chamber parameters for correlation optimization, embodiments of the invention enable a more accurate computed wafer bias voltage to be obtained from the ESC RF voltage. The more accurately obtained wafer bias voltage in turn improves the ability to monitor the plasma health, to detect undesirable plasma conditions such as plasma unconfinement, etc. While this invention has been described in terms of several preferred embodiments, there are alterations, permutations, and equivalents, which fall within the scope of this invention. For example, although the RF voltage employed to compute the wafer bias potential is disclosed herein to be one taken from the ESC or the ESC base plate or from another component of the ESC assembly or near the vicinity of the ESC, the RF voltage may in fact be measured at any point in the RF delivery path and employed for wafer bias calculation purposes. Accordingly, the term "RF voltage" and "ESC RF voltage" and "ESC RF signal" and the like should not be construed to be limiting by their terminology usage in the examples. It should also be noted that there are many alternative ways of implementing the methods and apparatuses of the present invention. Although various examples are provided herein, it is intended that these examples be illustrative and not limiting with respect to the invention. What is claimed is: - 1. An arrangement for controlling a plasma processing system including a plasma processing chamber, comprising: - a radio frequency (RF) sensing mechanism, said RF sensing mechanism is proximate to a non-plasma exposing component of said electrostatic chuck (ESC) to obtain an RF voltage signal; - a voltage probe coupled to said RF sensing mechanism to facilitate acquisition of said RF voltage signal while reducing perturbation of RF power driving a plasma in said plasma processing system; - a signal processing arrangement configured for receiving said RF voltage signal, - processing said RF voltage signal in a digital domain to obtain peak voltage information for a fundamental frequency and a broadband frequency of said RF voltage signal, the processing used to convert the fundamental and broadband frequencies of the RF voltage signal to direct current (DC) signals, - deriving wafer bias information from said peak voltage information by converting the DC signals of said fundamental and broadband frequencies of the RF voltage signal to a digital version and applying said digital version of said RF voltage signal to a transfer function obtain a transfer function output, the transfer function output accounting for contribution of each frequency of the RF voltage signal in wafer bias; and - an ESC power supply subsystem configured to receive said transfer function output as a feedback signal to control said plasma processing system. - 2. The arrangement of claim 1 wherein said non-plasma exposing component is a base plate. - 3. The arrangement of claim 1 wherein said RF sensing mechanism is an RF rod. - 4. The arrangement of claim 1 wherein said voltage probe <sup>15</sup> is implemented at least by a capacitor divider network. - 5. The arrangement of claim 1 wherein said transfer function represents a linear transfer function. - 6. The arrangement of claim 1 wherein said transfer function represents a non-linear transfer function. - 7. The arrangement of claim 1 wherein said RF voltage signal is processed by an anti-aliasing low-pass filter with a filter frequency set to half of a sampling rate of an analog-to-digital converter. - **8**. The arrangement of claim 7 wherein said filtered RF <sup>25</sup> voltage signal from said anti-aliasing filter is split into two channels to feed into a dual-channel analog/digital converter. - 9. The arrangement of claim 1 wherein said RF voltage signal is processed by said signal processing arrangement into a plurality of signals that includes at least a signal corresponding to an unfiltered broadband version of said RF voltage signal. - 10. The arrangement of claim 9 wherein said processing includes calibrating said plurality of signals. - 11. The arrangement of claim 1 wherein said processing of said RF voltage signal obtains a plurality of signals, said plurality of signals including at least individual signals corresponding to individual ones of multiple RF frequencies. - 12. The arrangement of claim 1 wherein said processing in the digital domain is performed by a field programmable gate 40 array (FPGA). - 13. An arrangement for controlling a plasma processing system including a plasma processing chamber, comprising, comprising: - a radio frequency (RF) sensing mechanism, said RF sens- <sup>45</sup> ing mechanism is proximate to a non-plasma exposing component of said electrostatic chuck (ESC) to obtain an RF voltage signal; 10 - a voltage probe coupled to said RF sensing mechanism to facilitate acquisition of said RF voltage signal while reducing perturbation of RF power driving a plasma in said plasma processing system; - a signal processing arrangement configured for receiving said RF voltage signal, - processing said RF voltage signal to obtain peak voltage information for a fundamental frequency and a broadband frequency of said RF voltage signal; and - deriving wafer bias information from said peak voltage information by converting the RF voltage signal to a digital version, wherein said deriving includes using at least one plasma processing chamber parameter, and - inputting said digital version of said RF voltage signal into a transfer function to obtain a transfer function output, the transfer function output accounting for contribution of each frequency of said RF voltage signal; and - an ESC power supply subsystem configured to receive said transfer function output as a feedback signal to control a subsystem of said plasma processing system. - 14. The arrangement of claim 13 wherein said at least one plasma processing chamber parameter includes at least one of chamber pressure, chamber gap distance between electrodes, RF delivered power, RF frequency, RF generator impedance matching network tap positions having capacitor positions of variable inductance-capacitance (LC) network, chamber chemistry, chamber topology including a ground area ratio, wafer type, and wafer resistivity. - 15. The arrangement of claim 14 wherein said chamber pressure is taken into account when determining said wafer bias voltage. - 16. The arrangement of claim 13 wherein said non-plasma exposing component is a base plate. - 17. The arrangement of claim 13 wherein said RF sensing mechanism is an RF rod. - 18. The arrangement of claim 13 wherein said voltage probe is implemented at least by a capacitor divider network. - 19. The arrangement of claim 13 wherein said RF voltage signal is processed by an anti-aliasing low-pass filter with a filter frequency set to half of a sampling rate of an analog-to-digital converter. - 20. The arrangement of claim 13 wherein said processing in the digital domain is performed by a field programmable gate array (FPGA). \* \* \* \*