#### US008877562B2 # (12) United States Patent Kim et al. ### 4) METHOD OF MANUFACTURING LIGHT-EMITTING DEVICE (71) Applicant: Samsung Electronics Co., Ltd., Seoul (KR) (72) Inventors: **Tae-Hyung Kim**, Hwaseong-si (KR); **Cheol-soo Sone**, Seoul (KR); **Jong-in Yang**, Suwon-si (KR); **Sang-yeob Song**, (KR) (73) Assignee: Samsung Electronics Co., Ltd., Seoul (KR) (\*) Notice: Subject to any disclaimer, the term of this patent is extended or adjusted under 35 Suwon-si (KR); Si-hyuk Lee, Anyang-si U.S.C. 154(b) by 0 days. (21) Appl. No.: 14/253,478 (22) Filed: Apr. 15, 2014 (65) Prior Publication Data US 2014/0227814 A1 Aug. 14, 2014 #### Related U.S. Application Data (63) Continuation of application No. 13/253,515, filed on Oct. 5, 2011, now Pat. No. 8,735,932. #### (30) Foreign Application Priority Data Nov. 15, 2010 (KR) ...... 10-2010-0113478 (51) **Int. Cl.** H01L 33/36 (2010.01) H01L 33/38 (2010.01) (52) U.S. Cl. (10) Patent No.: US 8,877,562 B2 (45) **Date of Patent:** Nov. 4, 2014 #### (58) Field of Classification Search #### (56) References Cited #### U.S. PATENT DOCUMENTS #### FOREIGN PATENT DOCUMENTS | KR | 10-0891761 B1 | 4/2009 | |----|-------------------|---------| | KR | 10-2009-0113450 A | 11/2009 | | KR | 10-2009-0116410 A | 11/2009 | | KR | 10-2010-0044726 A | 4/2010 | | | | | Primary Examiner — William F Kraig Assistant Examiner — Pavel Ivanov (74) Attorney, Agent, or Firm — McDermott Will & Emery LLP #### (57) ABSTRACT An LED includes a compound semiconductor structure having first and second compound layers and an active layer, first and second electrode layers atop the second compound semiconductor layer and connected to respective compound layers. An insulating layer is coated in regions other than where the first and second electrode layers are located. A conducting adhesive layer is formed atop the non-conductive substrate, connecting the same to the first electrode layer and insulating layer. Formed on one side surface of the non-conductive substrate and adhesive layer is a first electrode connection layer connected to the conducting adhesive layer. A second electrode connection layer formed on another side surface is connected to the second electrode layer. By forming connection layers on respective side surfaces of the light-emitting device, manufacturing costs can be reduced. #### 20 Claims, 8 Drawing Sheets ## US 8,877,562 B2 Page 2 | (56) References Cited | | | 2009/0224278 A1<br>2009/0236622 A1 | 9/2009 | Nagai<br>Nishihara | | |----------------------------|------|--------|------------------------------------|---------------------|--------------------|-------------------| | | U.S. | PATENT | DOCUMENTS | 2010/0041170 A1 | 2/2010 | Epler et al. | | 2009/004543 | | | Kim et al. | 2010/0207157 A1 | 8/2010 | Schiaffino et al. | | 2009/017395<br>2009/017396 | | | Aldaz et al.<br>Hsu et al. | * cited by examiner | | | FIG. 1 FIG. 2 FIG. 3 FIG. 4 FIG. 5 FIG. 6 FIG. 7 FIG. 8 FIG. 9 FIG. 10 FIG. 11 FIG. 12 FIG. 13 FIG. 14 FIG. 15 1 #### METHOD OF MANUFACTURING LIGHT-EMITTING DEVICE ### CROSS-REFERENCE TO RELATED APPLICATIONS This application is a continuation of U.S. patent application Ser. No. 13/253,515, filed Oct. 5, 2011, which claims the benefit of Korean Patent Application No. 10-2010-0113478, filed on Nov. 15, 2010, in the Korean Intellectual Property Office, the disclosures of which are incorporated herein in their entirety by reference. #### **BACKGROUND** #### 1. Field The present disclosure relates to light-emitting devices and methods of manufacturing the same. #### 2. Description of the Related Art Light-emitting devices, such as light-emitting diodes <sup>20</sup> (LEDs), refer to semiconductor devices that may create various colors of light by constituting a light source through a PN junction of a compound semiconductor. For example, nitride-based LEDs using III-V compound semiconductors such as GaN, InN, and AlN are widely used as light-emitting devices <sup>25</sup> for emitting blue light. Such light-emitting devices have advantages in that they have a long lifespan, are easily made small and light, have a strong directivity of light, and are driven at a low voltage. Also, such light-emitting devices may be applied in various fields because they are strong against <sup>30</sup> impact and vibration, do not need to be preheated, are driven simply, and are packaged in various forms. There are suggested vertical light-emitting devices which are formed by stacking compound semiconductor layers on an insulating substrate, such as a sapphire substrate that is 35 known to be the most likely substrate satisfying lattice matching conditions for crystal growth, and removing the insulating substrate. Such vertical light-emitting devices are divided into vertical light-emitting devices in which an n-type electrode and a p-type electrode are disposed on the same surface 40 of a compound semiconductor structure and vertical lightemitting devices in which an n-type electrode and a p-type electrode are disposed on different surfaces of a compound semiconductor structure. The vertical light-emitting devices in which the n-type electrode and the p-type electrode are 45 disposed on the same surface of the compound semiconductor structure have advantages in that current spreading is improved and a light passage is prevented from being blocked by the electrodes. #### **SUMMARY** Provided are light-emitting devices and methods of manufacturing the same which facilitate a manufacturing process and reduce manufacturing cost by forming a connection layer 55 on a side surface of a light-emitting device. Additional aspects will be set forth in part in the description which follows and, in part, will be apparent from the description, or may be learned by practice of the presented embodiments. According to an aspect of the present invention, a lightemitting device includes: a compound semiconductor structure which includes a first compound semiconductor layer, an active layer, and a second compound semiconductor layer; a first electrode layer and a second electrode layer which are 65 disposed on a top surface of the second compound semiconductor layer and are respectively electrically connected to the 2 first compound semiconductor layer and the second compound semiconductor layer; an insulating layer which is coated on a portion other than portions where the first electrode layer and the second electrode layer are located; a conducting adhesive layer which is formed on a top surface of a non-conductive substrate and connects the non-conductive substrate to the first electrode layer and the insulating layer; a first electrode connection layer which is formed on one side surfaces of the non-conductive substrate and the conducting adhesive layer; and a second electrode connection layer which is formed on the other side surfaces of the non-conductive substrate and the conducting adhesive layer and is connected to the second electrode layer. According to another aspect of the present invention, a method of manufacturing a light-emitting device includes: forming a compound semiconductor structure by stacking a first compound semiconductor layer, an active layer, and a second compound semiconductor layer on a substrate; forming a first electrode layer and a second electrode layer, which are respectively electrically connected to the first compound semiconductor layer and the second compound semiconductor layer, on a top surface of the compound semiconductor structure; coating an insulating layer on a portion other than portions where the first electrode layer and the second electrode layer are located; adhering a non-conductive substrate to the insulating layer and the first electrode layer by using a conducting adhesive layer; exposing a portion of the conducting adhesive layer and a portion of a top surface of the second electrode layer; connecting a first electrode connection layer to the conducting adhesive layer; and connecting a second electrode connection layer to the second electrode layer. #### BRIEF DESCRIPTION OF THE DRAWINGS These and/or other aspects will become apparent and more readily appreciated from the following description of the embodiments, taken in conjunction with the accompanying drawings of which: FIG. 1 is a cross-sectional view of a light-emitting device according to an embodiment of the present invention; FIG. 2 is a cross-sectional view of a light-emitting device according to another embodiment of the present invention; and FIGS. 3 through 15 are cross-sectional views for explaining a method of manufacturing the light-emitting device of FIG. 1, according to an embodiment of the present invention. #### DETAILED DESCRIPTION FIG. 1 is a cross-sectional view of a light-emitting device according to an embodiment of the present invention. Referring to FIG. 1, the light-emitting device includes a compound semiconductor structure 110 and an electrode structure disposed on both side surfaces of the compound semiconductor structure 110. The compound semiconductor structure 110 includes a first compound semiconductor layer 111, an active layer 112, and a second compound semiconductor layer 113 which are grown on a predetermined substrate 100 (see FIG. 4). The substrate 100 may be removed as will be described below (see FIG. 12). The compound semiconductor structure 110 may be a nitride semiconductor diode which is formed by growing III-V compound semiconductors such as GaN, InN, and AlN. Such nitride semiconductors may be formed by using an insulating substrate such as a sapphire substrate that is known to be the most likely substrate satisfying lattice matching conditions for crystal growth. The first compound semiconductor layer 111 may have n-type conductivity, and the second compound semiconductor layer 113 may have p-type conductivity. If needed, the first compound semiconductor 5 layer 111 may have p-type conductivity, and the second compound semiconductor layer 113 may have n-type conductivity. The active layer 112 is disposed between the first compound semiconductor layer 111 and the second compound semiconductor layer 113. The active layer 112 may have, for 10 example, a multi-quantum well structure. The multi-quantum well structure may include a plurality of quantum well layers and a plurality of quantum barrier layers formed between the quantum well layers. In detail, if the compound semiconductor structure 110 is a gallium nitride-based light-emitting 15 diode, the first compound semiconductor layer 111 may be formed of GaN doped with a n-type impurity, the second compound semiconductor layer 113 may be formed of GaN doped with a p-type impurity, and the active layer 112 may be formed by stacking a plurality of quantum well layers formed 20 of InGaN and a plurality of quantum barrier layers formed of GaN. Electrons and holes injected through the first compound semiconductor layer 111 and the second compound semiconductor layer 113 combine with each other in the active layer **112** to emit light L. The electrode structure includes a first electrode layer 130 and a second electrode layer 140 disposed on the second compound semiconductor 113, and a first electrode connection layer 181 and a second electrode connection layer 182 respectively electrically connected to the first electrode layer 30 130 and the second electrode layer 140. The first electrode layer 130 is electrically connected to the first compound semiconductor layer 111 through a via-hole 110a (see FIG. 4) extending from the second compound semiconductor layer 113 to the first compound semiconductor 35 layer 111. The via-hole 110a may be formed to have a mesa structure or a vertical structure by using etching. One or more via-holes 110a may be formed. The second electrode layer **140** is disposed on the second compound semiconductor layer **113** and is electrically connected to the second compound semiconductor layer **113**. The second electrode layer **140** may be disposed on a portion of the second compound semiconductor layer **113** where the via-hole **110***a* is not formed. The insulating layer 120 is coated on a portion of the 45 compound semiconductor structure 110 other than portions where the second electrode layer 140 and the first electrode layer 130 are formed. The first electrode layer 130 is insulated from the active layer 112, the second compound semiconductor layer 113, and the second electrode layer 140 due to the 50 insulating layer 120. A conducting adhesive layer 150 is coated on a top surface of a non-conductive substrate 160, and the non-conductive substrate 160 is adhered to bottom surfaces of the first electrode layer 130 and the insulating layer 120 by applying a 55 predetermined heat and pressure. A portion of a top surface of the conducting adhesive layer 150 and a portion of a top surface of the second electrode layer 140 are exposed to the outside. The first electrode connection layer 181 and the second electrode connection layer 182 are 60 disposed on both side surfaces of the non-conductive substrate 160 and the conducting adhesive layer 150. The first electrode connection layer 181 contacts one of the side surfaces of the conducting adhesive layer 150 and the non-conductive substrate 160, and one end of the first electrode 65 connection layer 181 contacts the exposed portion of the top surface of the conducting adhesive layer 150. The second 4 electrode connection layer 182 is disposed to surround the other side surfaces of the conducting adhesive layer 150 and the non-conductive substrate 160, and one end of the second electrode connection layer 182 contacts the exposed portion of the top surface of the second electrode layer 140. The first electrode connection layer **181** and the second electrode connection layer **182** may be formed by depositing a metal, and the metal may be deposited by using E-beam, sputtering, or plating. In this case, if both the first electrode connection layer 181 and the second electrode connection layer 182 contact the conducting adhesive layer 150, the first electrode connection layer 181 and the second electrode connection layer 182 are connected and short-circuited. In order to prevent this, an insulating film 170 is disposed between the second electrode connection layer 182, and the non-conductive substrate 160 and the conducting adhesive layer 150. Since the insulating film 170 is disposed to directly contact the side surfaces of the non-conductive substrate 160, the conducting adhesive layer 150, and the second electrode layer 140, the second electrode connection layer 182 is prevented from contacting the non-conductive substrate 160 and the conducting adhesive layer 150. The insulating film 170 may be formed of SiOx or SixNy, or polymer, polyimide, or epoxy-based material. Accordingly, the first electrode connection layer 181 is electrically connected to the first electrode layer 130 through the conducting adhesive layer 150, the second electrode connection layer 182 is electrically connected to the second electrode layer 140, and the first electrode connection layer 181 and the second electrode connection layer 182 are not short-circuited due to the insulating film 170. A package 200 is adhered to a bottom surface of the non-conductive substrate 160 using a conductive adhesive layer 183. In this case, the first electrode connection layer 181 and the second electrode connection layer 182 are electrically connected to the conductive adhesive layer 183 by contacting the conductive adhesive layer 183. A via-hole 210 is formed in the package 200 and the conductive adhesive layer 183 to reach the non-conductive substrate 160. Accordingly, the first electrode connection layer 181 and the second electrode connection layer 182 are not short-circuited due to the via-hole 210. A protective layer 190 is formed to surround the compound semiconductor structure 110. FIG. 2 is a cross-sectional view of a light-emitting device according to another embodiment of the present invention. Referring to FIG. 2, the light-emitting device is basically identical to the light-emitting device of FIG. 1 in configuration. However, a protective layer 290 is formed to surround not only the compound semiconductor structure 110 but also portions of the first electrode connection layer 181, the second electrode connection layer 182, and the conductive adhesive layer 183 which are exposed. The protective layers 190 and 290 for protecting the compound semiconductor structure 110 and so on from the external environment may be formed of a transparent material through which light is transmitted so as not to disturb light extraction. In the above configurations, since it is difficult and costly to form a via-hole in the non-conductive substrate 160, the via-hole may not be formed in the non-conductive substrate 160 as shown in the embodiments. A manufacturing process may be facilitated and manufacturing cost may be reduced by forming an electrode on a side surface of the non-conductive substrate 160. FIGS. 3 through 15 are cross-sectional views for explaining a method of manufacturing the light-emitting device of FIG. 1, according to an embodiment of the present invention. Although one light-emitting device is manufactured for convenience of explanation in FIGS. 3 through 15, a plurality of light-emitting devices may be actually integrally formed on a wafer and then may be cut into individual light-emitting devices. Referring to FIG. 3, the compound semiconductor structure 110 is formed by sequentially growing the first compound semiconductor layer 111, the active layer 112, and the second compound semiconductor layer 113 on a top surface of the substrate 100. The substrate 100 may be one suitable for a compound semiconductor to be grown by using crystal growth. For example, if a nitride semiconductor single crystal is to be grown, the substrate 100 may be selected from a sapphire substrate, a zinc oxide (ZnO) substrate, a gallium nitride 15 (GaN) substrate, a silicon carbide (SiC) substrate, and an aluminum nitride (AlN) substrate. Although not shown in FIG. 2, a buffer layer (not shown) may be formed between the substrate 100 and the first compound semiconductor layer 111. The buffer layer, which is a layer for improving lattice 20 matching with the substrate 100 before growing the first compound semiconductor layer 111, may be generally formed of AlN/GaN. The compound semiconductor structure 110 may be formed by growing III-V compound semiconductors such as 25 GaN, InN, or AlN by using crystal growth. For example, if the compound semiconductor structure 110 is a gallium nitridebased light-emitting diode, the first compound semiconductor layer 111, the active layer 112, and the second compound semiconductor layer 113 may be each formed of a semicon- 30 ductor material having a formula represented as AlxInyGa(1x-y)N (where $0 \le x \le 1$ , $0 \le y \le 1$ , $0 \le x+y \le 1$ ), and may be formed by using epitaxial growth using metal organic chemical vapor deposition (MOCVD) equipment. That is, the first compound semiconductor layer 111 may be formed as a GaN or GaN/ 35 AlGaN layer doped with a first conductive impurity such as silicon (Si), germanium (Ge), or tin (Sn). The active layer 112 may be formed as an InGaN/GaN layer having a multi-quantum well structure, or one quantum well layer or a double hetero structure. The second compound semiconductor layer 40 113 may be formed as a GaN or GaN/AlGaN layer doped with a second conductive impurity such as magnesium (Mg), zinc (Zn), or beryllium (Be). Next, referring to FIG. 4, a portion of the compound semiconductor structure 110 where the first electrode layer 130 (see FIG. 1) is to be formed is etched to a predetermined depth from the second compound semiconductor layer 113 to form the via-hole 110a and expose a portion of the first compound semiconductor layer 111. The via-hole 110a may be formed to have a mesa structure or a vertical structure. A plurality of the via-holes 110a may be formed to correspond to a plurality of the first electrode layers 130. Next, a passivation layer 121 is coated by using a well-known deposition method on an entire top surface of the compound semiconductor structure 110. For example, the passivation layer 121 may be formed by depositing SiO<sub>2</sub> to a thickness of about 6000 Å by using plasma enhanced chemical vapor deposition (PECVD). Next, referring to FIG. **5**, a portion of the first compound semiconductor layer **111** is exposed by etching a portion of the passivation layer **121** which is formed at the bottom of the via-hole **110***a*. The etching may be performed by using reactive ion etching (RIE) and a buffered oxide etchant (BOE). Next, the first electrode layer **130** is formed on the exposed portion of the first compound semiconductor layer **111**. For example, the first electrode layer **130** may be formed by 65 depositing an Al/Ti/Pt layer to a thickness of 200 nm/1200 nm/20 nm. In this case, current spreading to the first com- 6 pound semiconductor layer 111 may be improved by forming a plurality of the first electrode layers 130. Referring to FIG. 6, a portion of the second compound semiconductor layer 113 is exposed by etching a portion of the passivation layer 121 other than a portion surrounding the first electrode layer 130. The etching may be performed by using, for example, RIE and a BOE. Next, the second electrode layer 140 is formed on the exposed portion of the second compound semiconductor layer 113. In this case, the second electrode layer 140 is formed to be spaced apart from the first electrode layer 130. The second electrode layer 140 may act as a reflective film formed of a metal having both ohmic characteristics and light reflecting characteristics, or may be formed as layers formed by sequentially stacking metals having ohmic characteristics and light reflecting characteristics. For example, the second electrode layer 140 may be formed by depositing a Ni/Ag/Pt/Ti/Pt layer to a thickness of 0.5 nm/250 nm/50 nm/300 nm/50 nm. Next, referring to FIG. 7, an insulating material layer 122 is coated to a predetermined thickness on the top surface of the compound semiconductor structure 110. The insulating material layer 122 is coated on a region including the first electrode layer 130, the second electrode layer 140, and the passivation layer 121. The insulating material layer 122 may be formed by, for example, depositing SiO<sub>2</sub> to a thickness of about 8000 Å by using PECVD. The passivation layer 121 and the insulating material layer 122 may be formed of the same material, and constitute the insulating layer 120 with respect to the first electrode layer 130 and the second electrode layer 140. A portion of the insulating material layer 122 covering a top surface of the first electrode layer 130 is removed, and an Al/Ti/Pt layer for forming the first electrode layer 130 is filled in the removed portion, to integrally form the first electrode layer 130. Then, the first electrode layer 130 is exposed to the outside of the insulating material layer 122. Accordingly, while the first electrode layer 130 is exposed to the outside of the insulating material layer 120, the second electrode layer 140 is blocked from the outside due to the insulating material layer 120. Referring to FIG. 8, the conducting adhesive layer 150 is coated on a top surface of the non-conductive substrate 160, and then the non-conductive substrate 160 is adhered to the first electrode layer 130 and the insulating layer 120 by applying a predetermined heat and pressure. The non-conductive substrate 160 is adhered to the conducting adhesive layer 150 by applying a heat higher than 300° C. and a predetermined pressure to the first electrode layer 130 and the insulating layer 120. Then, while the first electrode layer 130 contacts the conducting adhesive layer 150, the second electrode layer 140 is separated from the conducting adhesive layer 150 due to the insulating layer 120. Since a heat higher than 300° C. is applied during adhesion to the non-conductive substrate 160 that acts as a final support layer for the light-emitting device, it is preferable that the non-conductive substrate 160 has a thermal expansion coefficient that is similar to that of the substrate 100. Referring to FIG. 9, a portion of the conducting adhesive layer 150 is exposed by etching portions of the insulating layer 120, the compound semiconductor structure 110, and the substrate 100 adjacent to the first electrode layer 130. A portion of the second electrode layer 140 is exposed by etching portions of the compound semiconductor structure 110 and the substrate 100 disposed on a top surface of the second electrode layer 140. The etching may be performed by using, for example, RIE and a BOE. Referring to FIG. 10, the insulating film 170 is formed to a predetermined thickness on side surfaces of the second conductive layer 140, the conducting adhesive layer 150, and the non-conductive substrate 160. Accordingly, the side surfaces of the second electrode layer 140, the conducting adhesive 5 layer 150, and the non-conductive substrate 160 are surrounded by the insulating film 170. The insulating film 170 may be formed SiOx or SixNy, or polymer, polyimide, or epoxy-based material. Referring to FIG. 11, the first electrode connection layer 10 181 is formed to surround the exposed portion of the top surface of the conducting adhesive layer 150 and the side surface of the non-conductive substrate 160. The second electrode connection layer 182 is formed to surround the insulating film 170 and the exposed portion of the top surface of the 15 second electrode layer 140. The first electrode connection layer 181 and the second electrode connection layer 182 may be formed by depositing a metal, such as copper, nickel, or chromium, and the metal may be deposited by using E-beam, sputtering, or plating. In this case, one end of the first elec- 20 trode connection layer 181 is formed on the top surface of the conducting adhesive layer 150 to be spaced apart by a predetermined interval from the insulating layer 120. One end of the second electrode connection layer 182 is formed on the top surface of the second electrode layer **140** to be spaced 25 apart by a predetermined interval from the second compound semiconductor layer 113. This is to have a space for forming the protective layer **190** (see FIG. **13**) that is to be formed to surround the compound semiconductor structure 110. Next, referring to FIG. 12, the substrate 100 is removed 30 from the compound semiconductor structure 110. Since the top surface of the compound semiconductor structure 110 is a surface for extracting light, the substrate 100 is removed in order to improve light extraction efficiency. Although not shown, a concavo-convex structure may be formed on the top 35 surface of the compound semiconductor structure 110 in order to improve light extraction efficiency. Referring to FIG. 13, the protective layer 190 is formed to surround the compound semiconductor structure 110. The protective layer 190 for protecting the compound semicon-40 ductor structure 110 from the external environment may be formed of a transparent material through which light is transmitted so as not to disturb light extraction. Referring to FIG. 14, the conductive adhesive layer 183 is coated on a top surface of the package 200, and then the 45 package 200 is adhered to the first electrode connection layer 181, the non-conductive substrate 160, the insulating film 170, and the second electrode connection layer 182. In this case, the first electrode connection layer 181 and the second electrode connection layer 182 are adhered and connected to 50 the conductive adhesive layer 183. Referring to FIG. 15, a portion of the non-conductive substrate 160 is exposed by forming the via-hole 210 that passes through the package 200 and the conductive adhesive layer 183. In this case, the first electrode connection layer 181 and 55 the second electrode connection layer 182 are not short-circuited due to the via-hole 210. The via-hole 120 may be formed by using various methods such as drilling, ultrasonic milling, laser drilling, sand blasting, or dry etching, or a combination of the methods. What is claimed is: 1. A method of manufacturing a light-emitting device, the method comprising: forming a compound semiconductor structure having a first compound semiconductor layer, an active layer, and 65 a second compound semiconductor layer sequentially stacked on a substrate; 8 forming a via-hole exposing a portion of the first compound semiconductor layer by etching the compound semiconductor structure from the second compound semiconductor layer; forming a first electrode layer connected to the first compound semiconductor layer within the via-hole; forming a second electrode layer connected to the second compound semiconductor layer; forming an insulating layer covering a top surface of the second electrode layer and covering an exposed surface of the compound semiconductor structure surrounding the first electrode layer, a top surface of the first electrode layer being exposed through the insulating layer; adhering a non-conductive substrate to the insulating layer and to the top surface of the first electrode layer by using a conducting adhesive layer, the conducting adhesive layer continuously extending on a top surface of the non-conductive substrate to cover the entire area of the top surface of the non-conductive substrate; exposing a first portion of the conducting adhesive layer and a second portion of the second electrode layer by removing portions of the substrate, the compound semiconductor structure, and the insulating layer; forming a first electrode connection layer connected to the first portion of the conducting adhesive layer; and forming a second electrode connection layer connected to the second portion of the second electrode layer. - 2. The method of claim 1, wherein the conducting adhesive layer directly contacts with the top surface of the first electrode layer. - 3. The method of claim 1, wherein the forming of the insulating layer comprises: coating an insulating material layer on the first electrode layer, the second electrode layer, and the exposed surface of the compound semiconductor structure; and removing a portion of the insulating material layer to expose the first electrode layer. - 4. The method of claim 1, wherein the forming of the first electrode connection layer comprises forming the first electrode connection layer directly contacting with the first portion of the conducting adhesive layer, a side surface of the conducting adhesive layer, and a side surface of the non-conductive substrate. - **5**. The method of claim **1**, wherein the forming of the first electrode connection layer comprises forming the first electrode connection layer extending from the first portion of the conducting adhesive layer toward the non-conductive substrate. - 6. The method of claim 5, wherein the forming of the first electrode connection layer comprises forming the first electrode connection layer extending from the first portion of the conducting adhesive layer to a bottom surface of the non-conductive substrate, the bottom surface of the non-conductive substrate being an opposite side surface to the top surface of the non-conductive substrate. - 7. The method of claim 1, wherein the forming of the second electrode connection layer comprises forming the second electrode connection layer directly contacting with the second electrode layer and spaced apart from the conducting adhesive layer. - 8. The method of claim 7, wherein the forming of the second electrode connection layer comprises forming the second electrode connection layer extending from the second electrode layer toward the non-conductive substrate. 9. The method of claim 7, before the forming of the second electrode connection layer, the method further comprising forming an insulating film on a side surface of the conducting adhesive layer, wherein the forming of the second electrode connection layer comprises forming the second electrode connection layer on the insulating film, the second electrode connection layer facing with the side surface of the conducting adhesive layer with the insulating film therebetween. - 10. The method of claim 7, wherein the forming of the second electrode connection layer comprises forming the second electrode connection layer extending from the second electrode layer to a level at which a bottom surface of the non-conductive substrate extends, the bottom surface of the 15 non-conductive substrate being an opposite side surface to the top surface of the non-conductive substrate. - 11. The method of claim 1, wherein the first electrode connection layer is formed to be spaced apart from the insulating layer with a first space therebetween, and wherein the second electrode connection layer is formed to be spaced apart from the second compound semiconductor layer with a second space therebetween. 12. The method of claim 11, further comprising: removing the substrate to expose a light extracting surface 25 of the compound semiconductor structure; and forming a protection layer surrounding the compound semiconductor structure and filling the first space and the second space. 13. A method of manufacturing a light-emitting device, the method comprising: forming a compound semiconductor structure by stacking a first compound semiconductor layer, an active layer, and a second compound semiconductor layer on a substrate; forming a first electrode layer and a second electrode layer, which are respectively electrically connected to the first compound semiconductor layer and the second compound semiconductor layer, on a top surface of the compound semiconductor structure; coating an insulating layer on the compound semiconductor structure, wherein a first top surface of the first electrode layer is exposed through the insulating layer and a second top surface of the second electrode is covered with the insulating layer; adhering a non-conductive substrate to the insulating layer and to the first top surface of the first electrode layer by using a conducting adhesive layer, wherein the conduct10 ing adhesive layer continuously extends on a top surface of the non-conductive substrate to cover the entire area of the top surface of the non-conductive substrate; exposing a first portion of the conducting adhesive layer and a second portion of the second electrode layer by removing portions of the substrate, the compound semiconductor structure, and the insulating layer; forming a first electrode connection layer connected to the first portion of the conducting adhesive layer; and forming a second electrode connection layer connected to forming a second electrode connection layer connected to the second portion of the second electrode layer. - 14. The method of claim 13, wherein the exposing of the first portion of the conducting adhesive layer and the second portion of the second electrode layer comprises removing portions of both sides of the compound semiconductor structure. - 15. The method of claim 13, wherein the forming of the first electrode connection layer comprises forming the first electrode connection layer extending on the first portion and one side surface of the conducting adhesive layer, and on one side surface of the non-conductive substrate. - 16. The method of claim 13, before the forming of the second electrode connection layer, the method further comprising forming an insulating film extending on the other side surfaces of the conducting adhesive layer and the non-conductive substrate and on a side surface of the second electrode layer. - 17. The method of claim 16, wherein the forming of the second electrode connection layer comprises forming the second electrode connection layer to be connected to the second portion of the second electrode layer while surrounding the insulating film. - 18. The method of claim 17, further comprising connecting the non-conductive substrate, the first electrode connection layer, and the second electrode connection layer to a package by using a conductive adhesive layer. - 19. The method of claim 18, further comprising electrically separating the first electrode connection layer and the second electrode connection layer from each other by removing portions of the package and the conductive adhesive layer to form a via-hole that passes through the conductive adhesive layer and the package to reach the non-conductive substrate. - 20. The method of claim 13, further comprising: removing the substrate to expose a light extracting surface of the compound semiconductor structure; and forming a protective layer surrounding the compound semiconductor structure. \* \* \* \*