

#### US007220661B1

# (12) United States Patent

## Yu et al. (45) Date of

## (54) METHOD OF MANUFACTURING A SCHOTTKY BARRIER RECTIFIER

(75) Inventors: Ho-Yuan Yu, Saratoga, CA (US);

Chong-Ming Lin, Sunnyvale, CA (US)

(73) Assignee: **Qspeed Semiconductor Inc.**, Santa

Clara, CA (US)

(\*) Notice: Subject to any disclaimer, the term of this

patent is extended or adjusted under 35

U.S.C. 154(b) by 0 days.

(21) Appl. No.: 11/023,272

(22) Filed: Dec. 22, 2004

#### Related U.S. Application Data

- (62) Division of application No. 10/869,718, filed on Jun. 15, 2004.
- (51) Int. Cl.

  H01L 21/44 (2006.01)

  H01L 21/28 (2006.01)

#### (56) References Cited

#### U.S. PATENT DOCUMENTS

| 4,523,369 A | * | 6/1985 | Nagakubo      | 438/433 |
|-------------|---|--------|---------------|---------|
| 4,566,172 A | * | 1/1986 | Bencuya et al | 438/193 |
| 4,587,712 A | * | 5/1986 | Baliga        | 438/137 |

### (10) Patent No.: US 7,220,661 B1

## (45) Date of Patent: May 22, 2007

| 4,713,358 A *    | 12/1987 | Bulat et al 438/193     |
|------------------|---------|-------------------------|
| 4,982,260 A *    | 1/1991  | Chang et al 257/656     |
| 6,221,688 B1*    | 4/2001  | Fujihira et al 438/92   |
| 6,316,336 B1*    | 11/2001 | Blanchard 433/478       |
| 6,383,836 B2*    | 5/2002  | Fujihira et al 438/92   |
| 6,501,146 B1*    | 12/2002 | Harada 257/475          |
| 6,667,226 B2*    | 12/2003 | Pinto et al 438/524     |
| 7,078,780 B2*    | 7/2006  | Wu 257/471              |
| 2002/0125541 A1* | 9/2002  | Korec et al 257/471     |
| 2003/0203533 A1* | 10/2003 | Bol                     |
| 2003/0218230 A1* | 11/2003 | Takahashi et al 257/471 |
| 2004/0018705 A1* | 1/2004  | Colson et al 438/570    |

#### \* cited by examiner

Primary Examiner—Andy Huynh Assistant Examiner—Earl N. Taylor (74) Attorney, Agent, or Firm—Morgan, Lewis & Bockius LLP

### (57) ABSTRACT

A Schottky barrier rectifier, in accordance with embodiments of the present invention, includes a first conductive layer and a semiconductor. The semiconductor includes a first doped region, a second doped region and a plurality of third doped regions. The second doped region is disposed between the first doped region and the first conductive layer. The plurality of third doped regions are disposed in the second doped region. The first doped region of the semiconductor is heavily doped with a first type of dopant (e.g., phosphorous or arsenic). The second doped region is moderately doped with the first type of dopant. The plurality of third doped regions are moderately to heavily doped with a second type of dopant.

#### 22 Claims, 7 Drawing Sheets





FIGURE 1 (CONVENTIONAL ART)



FIGURE 2A



FIGURE 2B



FIGURE 3A



FIGURE 3B



FIGURE 4A



May 22, 2007







#### METHOD OF MANUFACTURING A SCHOTTKY BARRIER RECTIFIER

#### CROSS-REFERENCE TO RELATED APPLICATIONS

This is a divisional of application Ser. No. 10/869,718 filed Jun. 15, 2004.

#### BACKGROUND OF THE INVENTION

Referring to FIG. 1, a plot of the current-voltage characteristics of an exemplary p-n junction (e.g., semiconductor junction) diode and an exemplary Schottky (e.g., semiconductor-metal junction) diode, in accordance with the con- 15 upon the epitaxial deposited semiconductor layer. ventional art, is shown. It is appreciated that the plots are for illustrative purposes and do not necessary represent a particular p-n junction diode or Schottky diode. In a forwardbiased state, the p-n junction diode typically has a fully conducting voltage drop of approximate 1V, for large cur- 20 rents. In a reverse-biased state, a leakage current, which is proportional to the junction area, flows in the p-n junction diode. The leakage current exhibits a strong temperature dependence, approximately doubling for every 10° C. rise in temperature. If the reverse-biased voltage exceeds the break- 25 down voltage of the device, the reverse current increases rapidly.

The leakage current characteristics and breakdown voltage of p-n junction diodes may readily be utilized in rectifier applications and the like. However, the voltage drop across 30 the p-n junction diode during forward-biasing results in significant power consumption when relatively large currents flow through the p-n junction diode.

In a forward-biased state, the Schottky diode typically exhibits a fully conducting voltage drop of approximate 35 in accordance with one embodiment of the present inven-0.5V, for large currents. In a reverse-biased state, a substantial leakage current flows at relatively low reverse voltages. The Schottky diode also exhibits a weak "knee" as the device enters breakdown. Thus, the Schottky diode suffers from both a higher leakage current and a low breakdown 40 invention. voltage in the reverse-biased direction, as compared to a p-n junction diode.

The reduced voltage drop across the Schottky diode during forward-biasing would make the device advantageous for use in rectifier applications and other similar 45 applications. However, the substantial leakage current and relatively low breakdown voltage limits use of the Schottky diode to low voltage applications.

Thus, in the conventional art the use of diodes, in rectifier applications and the like, suffer from higher forward voltage 50 drop, higher leakage current and/or low breakdown voltage.

#### SUMMARY OF THE INVENTION

Accordingly, embodiments of the present invention are 55 directed toward rectifiers exhibiting relatively low voltage drop when forward-biased like a Schottky diode, low leakage current when reverse-biased and a high breakdown voltage, as compared to p-n junction diodes. In one embodiment, the rectifier includes a first conductive layer and a 60 semiconductor. The semiconductor includes a first doped region, a second doped region and a plurality of third doped regions. The second doped region is disposed between the first doped region and the first conductive layer. The plurality of third doped regions are disposed in the second 65 doped region. The first doped region of the semiconductor is heavily doped with a first type of dopant (e.g., phosphorous

or arsenic). The second doped region is moderately doped with the first type of dopant. The plurality of third doped regions are moderately to heavily doped with a second type of dopant.

In one embodiment, a method of fabricating the rectifier includes epitaxial depositing a semiconductor layer upon a substrate. The epitaxial deposited semiconductor layer has a first concentration of a first type of dopant and the substrate has a second concentration of the first type of dopant. A plurality of trenches are etched into the epitaxial deposited semiconductor layer. A portion of the epitaxial deposited semiconductor layer proximate the bottom of the trenches is implanted with a second type of dopant. A dielectric is deposited in the trenches and a first metal layer is deposited

#### BRIEF DESCRIPTION OF THE DRAWINGS

Embodiments of the present invention are illustrated by way of example and not by way of limitation, in the figures of the accompanying drawings and in which like reference numerals refer to similar elements and in which:

FIG. 1 shows a plot of the current-voltage characteristics of an exemplary p-n junction (e.g., semiconductor junction) diode and a Schottky (e.g., semiconductor-metal junction) diode, in accordance with the conventional art.

FIGS. 2A, 2B, 3A and 3B show sectional views of a Schottky barrier rectifier, in accordance with embodiments of the present invention.

FIGS. 4A, 4B and 4C show a flow diagram of step of a method of manufacturing a Schottky barrier rectifier, in accordance with one embodiment of the present invention.

FIG. 5A shows an exemplary plot of the current-voltage characteristics of a depletion mode Schottky barrier rectifier, tion.

FIG. **5**B shows an exemplary plot of the current-voltage characteristics of an enhancement mode Schottky barrier rectifier, in accordance with one embodiment of the present

#### DETAILED DESCRIPTION OF THE INVENTION

Reference will now be made in detail to the embodiments of the invention, examples of which are illustrated in the accompanying drawings. While the invention will be described in conjunction with these embodiments, it will be understood that they are not intended to limit the invention to these embodiments. On the contrary, the invention is intended to cover alternatives, modifications and equivalents, which may be included within the scope of the invention as defined by the appended claims. Furthermore, in the following detailed description of the present invention, numerous specific details are set forth in order to provide a thorough understanding of the present invention. However, it is understood that the present invention may be practiced without these specific details. In other instances, well-known methods, procedures, components, and circuits have not been described in detail as not to unnecessarily obscure aspects of the present invention.

Referring now to FIGS. 2A, 2B, 3A and 3B, sectional views of a Schottky barrier rectifier, in accordance with embodiments of the present invention, are shown. The Schottky barrier rectifier includes a semiconductor 210, 215, 220 and a first conductive layer 205 (e.g., anode and anode contact). The semiconductor 210, 215, 220 includes a first

doped region 210, a second doped region 215 (e.g., cathode) and a plurality of third doped regions 220 (e.g., a control gate).

The first and second doped regions 210, 215 may be disposed proximate each other. The first conductive layer 5 205 may be disposed upon a surface of the second dope region 215 opposite the first doped region 210. The plurality of third doped regions 220 may be disposed within the second doped regions 215. In one implementation, the plurality of third doped regions 220 may be a plurality of 10 substantially parallel linear structures. In another implementation, the plurality of third doped region 220 may be a plurality of substantially concentric circular structures.

The first conductive layer 205 and the doping concentration of the second doped region 215 are selected to form a 15 Schottky diode at the interface there between. In a first implementation, the first doped region 210 may be silicon (Si) heavily doped with phosphorous or arsenic (e.g., N+). The second doped region 215 may be silicon moderately doped with phosphorous or arsenic (e.g., N). The plurality of 20 third doped regions 220 may be silicon moderately to heavily doped with boron (e.g., P or P+). In a second implementation (not shown), the first doped region 210 may be silicon heavily doped with boron (e.g., P+). The second doped region 215 may be silicon moderately doped with 25 boron (e.g., P). The plurality of third doped regions 220 may be silicon moderately to heavily doped with phosphorous or arsenic (e.g., N or N+). Although embodiments of the present invention are described with reference to silicon, it appreciated that embodiments of the present invention may 30 also utilize similarly doped type III-V compounds as the semiconductor materials.

The first conductive layer 205 may include a plurality of layers of metal, silicide and/or the like. In one implemen-(Ti), tungsten (W), platinum (Pt), copper (Cu), nickel (Ni), cobalt (Co), molybdenum (Mo) and/or the like, deposited on the surface of the second doped region 215. A second layer (e.g., top layer) may include nickel-gold (Ni/Au), nickelsilver (Ni/Ag), aluminum (Al), copper (Cu) and/or the like 40 deposited on the first layer. If the second layer includes aluminum, a third layer (e.g., middle layer) of titanium nitride (TiN), titanium (Ti), titanium tungsten (TiW) and/or the like may be deposited between the first and second layers. The second layer containing nickel-gold (Ni/Au), 45 nickel-silver (Ni/Ag) and/or the like is adapted for making solder connections to the anode. The second layer containing aluminum (Al) and/or the like is adapted for making wirebond connections to the anode.

The Schottky barrier rectifier may also include a second conductive layer 225 (e.g., cathode contact) and a plurality of insulator regions 230. The plurality of insulator regions 230 may be disposed in the second doped region, wherein each insulator region is disposed between a corresponding one of the plurality of third doped regions 220 and the first conductive layer 205. The second conductive layer 225 (e.g., cathode contact) may be disposed on the first doped region 210, opposite the second 215 and third doped regions 220. It is also appreciated that additional insulative layers 235 may provide for isolation in the periphery of the device.

A depletion mode Schottky barrier rectifier is depicted in FIGS. 2A and 2B. The doping concentration level of the plurality of third doped regions 220, with respect to the doping concentration of the second doped region 215, may be such that depletion regions 240' formed there between 65 extend partially into the second doped region 215, in an equilibrium state. More specifically, the depletion regions

4

240' associated with adjacent ones of the third doped regions 215 do not overlap in the second doped region 220. Hence, when the control gate and the cathode are at the same voltage potential a plurality of conduction channels are present between the plurality of third doped regions 220, as depicted in FIG. 2A. Accordingly, when the Schottky barrier, formed by the first conductive layer 205 (e.g., anode) and the semiconductor (e.g., cathode) 210, 215, is forward-biased and a gate current is supplied to the control gate an "on-state" current flows. The on-state current flows from the first conductive layer 205, through the conduction channels between the third conductive regions 220, through the first doped region 210 and into the second conductive layer 225.

When the junction between the control gate and the cathode is reverse-biased, the width of the depletion regions 240" increase, as depicted in FIG. 2B. Therefore, the conduction channels between the plurality of third doped regions 220 are "pinched off." Thus, when the Schottky barrier is reverse-biased, the leakage current is blocked by the pinched off channels. The depletion regions 240" formed between the second doped region 215 and the plurality of third doped regions 220, which is spaced apart from the Schottky barrier, also results in relatively large breakdown voltage.

doped region 215 may be silicon moderately doped with boron (e.g., P). The plurality of third doped regions 220 may be silicon moderately to heavily doped with phosphorous or arsenic (e.g., N or N+). Although embodiments of the present invention are described with reference to silicon, it appreciated that embodiments of the present invention may also utilize similarly doped type III-V compounds as the semiconductor materials.

The first conductive layer 205 may include a plurality of layers of metal, silicide and/or the like. In one implementation, a first layer (e.g., bottom layer) may include titanium (Ti), tungsten (W), platinum (Pt), copper (Cu), nickel (Ni), cobalt (Co), molybdenum (Mo) and/or the like, deposited on

When the control gate is at higher voltage potential than the cathode, the width of the depletion regions 240"" decrease, as depicted in FIG. 3B. Therefore, a plurality of conduction channels are formed between the third doped regions 220. When the Schottky barrier is forward-biased, an "on-state" current flows. The on-state current flows from the first conductive layer, through the channels between the third conductive regions, through the first doped region and into the second metal layer.

Accordingly, the potential between the control gate and the cathode may advantageously be varied to selectively increase or decrease the depletion region surrounding the control gate region. When conduction channels are present between the control gates and the Schottky barrier is forward-biased, an "on-state" current flows. When the conduction channels are "pinched-off" and the Schottky barrier is reverse-biased, the "off-state" current is substantially zero. The breakdown voltage of the Schottky barrier rectifier is also substantially increased, as compared to a Schottky diode and a p-n junction diode.

Referring now to FIGS. 4A, 4B and 4C, a flow diagram of a method of manufacturing a Schottky barrier rectifier, in accordance with one embodiment of the present invention, is shown. As depicted in FIG. 4A, the fabrication process may begin, at 405, with various initial processes upon a semiconductor substrate such as cleaning, depositing, doping, etching and/or the like. The semiconductor substrate may contain a first type of dopant at a first concentration. In a first implementation, the substrate may be silicon heavily doped with phosphorous or arsenic (N+), having a concen-

tration of approximately 5.0E16 cm<sup>-3</sup> to 1.0E20 cm<sup>-3</sup>. In a second implementation, the substrate may be silicon heavily doped with boron (P+).

At 410, a semiconductor layer may be epitaxial deposited upon the substrate. In one implementation, an epitaxial 5 deposited layer of approximate 30 nano-meters (nm) to 400 nm is formed upon the substrate. The epitaxial deposited semiconductor layer may contain the first type of dopant at a second concentration. The semiconductor layer may be doped by introducing the dopant into the epitaxial chamber 10 during deposition. The epitaxial deposited semiconductor layer may also be doped by an optional high-energy implant and thermal anneal process after deposition. In the first implementation, the epitaxial deposited semiconductor layer may be silicon moderately doped with phosphorous or 15 improves the frequency response of the Schottky barrier arsenic (N), having a concentration of approximately 5.0E14 cm<sup>-3</sup> to 5.0E16 cm<sup>-3</sup>. In the second implementation, the epitaxial deposited semiconductor layer may be silicon moderately doped with boron (P).

At 415, a sacrificial oxide layer may be formed upon the 20 epitaxial deposited semiconductor layer. In one implementation, the sacrificial oxide layer is formed by oxidizing the surface of the epitaxial deposited semiconductor layer. At **420**, a first photo-resist may be deposited and pattered by any well-known lithography process to form a gate trench 25 resist layer. In one implementation, the gate trench resist layer defines a plurality of substantially parallel linear trenches. In another implementation, the gate trench resist layer defines a plurality of substantially concentric circular trenches. At 425, the sacrificial oxide layer and a portion of 30 the epitaxial deposited semiconductor layer exposed by the gate trench resist layer may be etched by any well-known anisotropic etching method (e.g., dry etch). The spacing between the trenches is selected such that the presence of a rication processes there between, may be selectively controlled by varying the potential between a gate region and cathode region. The depth of the trenches is also selected such that the depletion region associated with a subsequently formed control gate is separated from a Schottky barrier 40 formed in subsequent processes. In one implementation, the trenches are approximately 5 nm deep and are spaced approximately 5 nm apart. At 430, the trench gate resist layer may be removed utilizing an appropriate resist stripper or resist ashing process.

At optional process 435, gate definition spacers are formed along the walls of the gate trenches. The gate definition spacers are described in co-pending U.S. patent application Ser. No. 10/158,326, filed May 29, 2002, by Yu et al., entitled "Structure for Reduced Gate Capacitance in a 50 JFET," which is incorporated herein by reference in its entirety. In one implementation, an oxide is grown in the trenches. The thermally grown oxide advantageously reduces leakage current by rounding the corners of the trenches and/or repairing lattice damage due to the etching 55 process of 425. The oxide may then be etched-back to remove the oxide along the bottom of the trenches, thereby exposing the epitaxial deposited semiconductor layer proximate the trench bottoms.

At 440 of FIG. 4A, a portion of the epitaxial deposited 60 semiconductor layer proximate the bottom of the plurality of trenches is doped with a second dopant to form a grid of control gate regions. The second dopant may be implanted by any well-known high-energy implant process, utilizing the gate trench resist layer. In the first implementation, the 65 dopant may be boron implanted to form gate regions having a concentration of approximately 1.0E17 cm<sup>-3</sup> to 1.0E19

cm<sup>-3</sup>. In the second implementation, the dopant may be phosphorous or arsenic. The doping may be driven into a desired depth with a thermal cycle (e.g., rapid thermal anneal). If gate definition spacers are formed proximate the walls of the trenches, the lateral boundary of the implanted gate region is aligned with the surface of the gate definition spacers. During the thermal anneal process, the presence of the gate definition spacers control the final junction geometry by establishing the lateral extent of the implanted volume and by limiting the available diffusion paths. Thus, the presence of the gate definition spacers acts to shorten the length of the conduction channels formed in the second epitaxial deposited semiconductor layer between the control gate regions. The shorter conduction channel length rectifier.

The doping types and concentrations of the control gate regions and the epitaxial deposited semiconductor layer results in the generation of a depletion region proximate the interface there between. A potential applied to the control gate regions may selectively increase or decrease the width of the depletion regions. In addition, the doping levels and width between the trenches may be selected to achieve a desired forward voltage drop (e.g., on-state resistance) and reverse breakdown voltage level.

At 445 of FIG. 4B, a dielectric layer is deposited upon the wafer. In one implementation, the dielectric layer may be deposited by any well-know deposition process, such as decomposition of tetraethylorthosilicate (TEOS), high-density plasma deposition (HDP), spin-on glass (BPSG), flowable oxide and/or the like. Such deposition processes result in formation of a conformal dielectric layer that fills the gate trenches.

At 450, a second photo-resist may be deposited and conduction channel, formed as a result of subsequent fab- 35 patterned by any well-known lithography process to form an anode opening resist layer (e.g., contact mask to connect metal to the gate region). In one implementation, the anode opening resist layer defines an opening between the plurality of gate trenches were the anode of the device contacts the cathode (e.g., epitaxial deposited semiconductor layer and substrate). At 455, the dielectric layer exposed by the anode resist layer may be etched by any well-known anisotropic etching method (e.g., dry etch). The exposed portion of the dielectric layer is etched until the surface of the epitaxial 45 deposited semiconductor layer is exposed (e.g., utilized to form the contact to the Schottky surface and the gate. It is appreciated that the dielectric material filling the trenches remains to form gate insulator regions. At 460, the anode opening resist layer may be removed utilizing an appropriate resist stripper or resist ashing process.

It is appreciated that gate contact openings may also be etched through the dielectric layer down to the control gate regions in a periphery region (not shown). The gate contact opening may then be filled with a gate interconnect (e.g., polysilicon) (not shown). Accordingly, independent electrical connections may be made to the control gate and the anode. Alternatively, polysilicon deposition and etch-back processes may be performed to form gate interconnect through the gate trenches between the gate definition spacers (not shown), before deposition of the dielectric layer at 445. Thus, after forming the anode opening a subsequently formed conductive layer will electrically connect the anode to the control gate region via the gate interconnects. The gate definition spacers will provide electrical isolation between the cathode and the gate interconnects. Accordingly, the control gate and anode of the Schottky barrier rectifier will effectively have a common electrical connection.

At **465**, a first metal layer and a second metal layer may be deposited on the wafer. The metal layers may be deposited by any well-known method such as sputtering. In one implementation, the first metal layer may be titanium (Ti), tungsten (W), platinum (Pt), copper (Cu), nickel (Ni), cobalt 5 (Co) and/or molybdenum (Mo) and the second metal layer may be nickel-gold (Ni/Au), nickel-silver (Ni/Ag), aluminum (Al) and/or copper (Co). The metal layers make an electrical contact with the portion of the epitaxial deposited semiconductor layer between the plurality of trenches. The 10 metal layers are electrically isolated from the control gate regions by the gate insulator regions. The metal layer may also make an electrical contact with the gate interconnect in the periphery region. At 470, a third photo-resist may be deposited and pattered by any well-known lithography pro- 15 cess to form an anode contact resist layer. In one implementation, the anode contact resist layer defines a combined anode and anode contact. If a gate interconnect is formed in the periphery of the device, the anode contact resist layer may also define a separate control gate contact. At 475, the 20 metal layers exposed by the anode contact resist layer may be etched by any well-known etching method to form a combined anode and anode contact. The metal layers may also be patterned to form a control gate contact in the periphery region of the device. At 480, the anode contact 25 resist layer may be removed utilizing an appropriate resist stripper or resist ashing process.

It is appreciated that the substrate should be as thin as possible to reduce the on-state resistance of the Schottky barrier rectifier. Accordingly, the substrate may be thinned 30 by a process such as back lapping (e.g., chemical-mechanical polishing and/or etching), at optional process 485 of FIG. 4C. Alternatively or in addition to back lapping, the bottom surface of the substrate may be etched to form a plurality of grooves. The grooves result in a lower on-resistance as a 35 result of the cathode contact, proximate the bottom of the grooves, being in closer proximity to the conduction channels. The grooves also increase the surface area of the substrate and may therefore provide for increased heat dissipation by the device.

At **490**, a third metal layer may be deposited on the backside of the wafer to form a cathode contact. The metal layer may be deposited by any well-known method such as sputtering. In one implementation, the third metal layer may be nickel-gold (Ni/Au), nickel-silver (Ni/Ag) or aluminum 45 (Al). At **495**, fabrication continues with various other processes. The various processes typically include passivation, cleaving and/or the like.

Referring now to FIG. 5A, an exemplary plot of the current-voltage characteristics of a depletion mode gate 50 controlled Schottky barrier rectifier, in accordance with one embodiment of the present invention, is shown. It is appreciated that the plots are for illustrative purposes and do not necessarily represent a particular Schottky barrier rectifier. As depicted in FIG. 5A, the depletion mode Schottky barrier 55 rectifier exhibits a relatively low voltage drop, approximately 0.5V, when forward-biased and conducting relatively large currents. The device also exhibits a relatively large breakdown voltage, approximately -30V to -800V. For example, a moderate doping of approximately 1.0E16 of the 60 portion of the cathode proximate the anode and the control gate (e.g., second doped region, epitaxial deposited semiconductor layer) that is approximately 30 nm thick may be adapted to provide a breakdown voltage of approximately -40V. A moderate doping of approximately 1.0E15 of the 65 portion of the cathode proximate the anode and the control gate that is approximately 200 nm thick may be adapted to

8

provide a breakdown voltage of approximately –300V. A moderate doping of approximately 5.0E14 of the portion of the cathode proximate the anode and the control gate that is approximately 300 nm thick may be adapted to provide a breakdown voltage of approximately –600V.

There is virtually no leakage current when the reverse-bias voltage is less than the breakdown voltage. However, it should be noted that for the depletion mode device, the leakage current is substantially a function the leakage current characteristic of the Schottky diode when the reverse-bias voltage is between 0V and approximately –2V. It is appreciated that the range of low reverse-bias voltage at which the leakage current is related to the leakage current of the Schottky barrier is dependent on device design parameters. The amount of the leakage current at relatively low reverse-bias voltage is also a function of the device design parameters. As the reverse-bias voltage increases, the conduction channel is pinched-off and the leakage current of the depletion mode device actually improves.

Referring now to FIG. 5B, an exemplary plot of the current-voltage characteristics of an enhancement mode Schottky barrier rectifier, in accordance with one embodiment of the present invention, is shown. It is appreciated that the plots are for illustrative purposes and do not necessarily represent a particular Schottky barrier rectifier. As depicted in FIG. **5**B, the enhancement mode gate controlled Schottky barrier rectifier exhibits a relatively low voltage drop, approximately 0.5V, when forward-biased and conducting relatively large currents. The device also exhibits a relatively large breakdown voltage, approximately -30V to -800V. For example, a moderate doping of approximately 1.0E16 of the portion of the cathode proximate the anode and the control gate (e.g., second doped region, epitaxial deposited semiconductor layer) that is approximately 30 nm thick may be adapted to provide a breakdown voltage of approximately -40V. A moderate doping of approximately 1.0E15 of the portion of the cathode proximate the anode and the control gate that is approximately 200 nm thick may be adapted to provide a breakdown voltage of approximately -300V. A 40 moderate doping of approximately 5.0E14 of the portion of the cathode proximate the anode and the control gate that is approximately 300 nm thick may be adapted to provide a breakdown voltage of approximately -600V. There is virtually no leakage current when the reverse-bias voltage is less than the breakdown voltage.

Accordingly, embodiments of the present invention provide an improved Schottky barrier rectifier and a method of manufacturing the same. The device includes a Schottky barrier formed proximate an interface between an anode, of conductive material, and a cathode, of semiconductor material. A plurality of control gate structures are disposed in the cathode, such that a plurality of conduction channels formed there between may be selectively pinched off as a function of a potential between the control gate and the cathode. When conduction channels are present between the control gates and the Schottky barrier is forward-biased, an "onstate" current flows. When the conduction channels are "pinched-off" and the Schottky barrier is reverse-biased, the "off-state" current is substantially zero. Thus, the control gate selectively blocks the leakage current when the Schottky barrier is reverse-biased at a potential less than a breakdown voltage. The control gate is also advantageously adapted to increase the breakdown voltage of the Schottky barrier rectifier, as compared to a Schottky diode and a p-n junction diode. In addition, the voltage drop across the device is substantially equal to the voltage drop across the Schottky barrier when forward-biased.

The foregoing descriptions of specific embodiments of the present invention have been presented for purposes of illustration and description. They are not intended to be exhaustive or to limit the invention to the precise forms disclosed, and obviously many modifications and variations 5 are possible in light of the above teaching. The embodiments were chosen and described in order to best explain the principles of the invention and its practical application, to thereby enable others skilled in the art to best utilize the invention and various embodiments with various modifications as are suited to the particular use contemplated. It is intended that the scope of the invention be defined by the Claims appended hereto and their equivalents.

What is claimed is:

1. A method of fabricating a rectifier comprising: epitaxial depositing a semiconductor layer, having a first concentration of a first type of dopant, upon a substrate having a second concentration of said first type of dopant;

etching a plurality of trenches into said epitaxial deposited 20 semiconductor layer;

implanting said epitaxial deposited semiconductor layer proximate a bottom of said plurality of trenches at a third concentration of a second type of dopant, wherein a portion of said epitaxial deposited semiconductor 25 layer proximate walls of said plurality of trenches is not implanted with said second type of dopant, and said implanting forms a plurality of substantially concentric rings of semiconductor material doped with the second type of dopant:

depositing a dielectric in said plurality of trenches; and depositing a first metal layer upon said epitaxial deposited semiconductor layer, wherein said first metal layer is separated from said epitaxial deposited semiconductor layer implanted with said second type of dopant by said 35 dielectric.

- 2. The method according to claim 1, further comprising forming gate definition spacers on said walls of said plurality of trenches prior to said implanting said epitaxial deposited semiconductor layer.
  - 3. The method according to claim 1, wherein: said first type of dopant is phosphorous or arsenic; and said second type of dopant is boron.
  - 4. The method according to claim 3, wherein: said first concentration is approximately 5.0E16 to over 45 1.0E20 cm<sup>3</sup>;
  - said second concentration is approximately 1.0E14 to 5.0E16 cm<sup>-3</sup>; and
  - said third concentration is approximately 1.0E 17 to over 1.0E20 cm<sup>-3</sup>.
- 5. The method according to claim 1, further comprising patterning said first metal layer to form a combined anode and anode contact.
- **6**. The method according to claim **1**, further comprising etching said semiconductor substrate to form a plurality of 55 grooves.
- 7. The method according to claim 6, further comprising depositing a second conductive layer on said substrate opposite said epitaxial deposited semiconductor layer.
- 8. The method according to claim 1, wherein said epi- 60 taxial deposited semiconductor layer is approximately 30 nm to 400 nm thick.
  - 9. A method of fabricating a rectifier comprising: epitaxial depositing a semiconductor layer, having a first concentration of a first type of dopant, upon a substrate 65 having a second concentration of said first type of dopant;

**10** 

etching a plurality of trenches into said epitaxial deposited semiconductor layer;

forming gate definition spacers on walls of said plurality of trenches prior to said implanting said epitaxial deposited semiconductor layer;

implanting said epitaxial deposited semiconductor layer proximate a bottom of said plurality of trenches and not proximate a portion of each wall of said plurality of trenches, at a third concentration of a second type of dopant, after said forming gate definition spacers, wherein said implanting forms a plurality of substantially concentric rings of semiconductor material doped with the second type of dopant;

filling said plurality of trenches with a dielectric; and depositing a first metal layer upon said epitaxial deposited semiconductor layer.

- 10. The method according to claim 9, wherein: said first type of dopant is phosphorous or arsenic; and said second type of dopant is boron.
- 11. The method according to claim 9, wherein: said first type of dopant is boron; and said second type of dopant is phosphorous or arsenic.
- 12. The method according to claim 9, further comprising patterning said first metal layer to form a combined anode and anode contact.
- 13. The method according to claim 9, further comprising etching said semiconductor substrate to form a plurality of grooves.
- 14. The method according to claim 13, further comprising depositing a second conductive layer on said substrate opposite said epitaxial deposited semiconductor layer.
- 15. The method according to claim 9, further comprising annealing said epitaxial deposited semiconductor layer after said implanting, wherein said gate definition spacers limit available diffusion paths during said anneal to shorten a length of a conduction channel formed in said epitaxial deposited semiconductor layer.
  - 16. A method of fabricating a rectifier comprising: epitaxial depositing a semiconductor layer, having a first concentration of a first type of dopant, upon a substrate having a second concentration of said first type of dopant;

etching a plurality of trenches into said epitaxial deposited semiconductor layer;

implanting said epitaxial deposited semiconductor layer proximate a bottom of said plurality of trenches at a third concentration of a second type of dopant, wherein said implanting forms a plurality of substantially concentric rings of semiconductor material doped with the second type of dopant;

depositing a dielectric in said plurality of trenches; and depositing a first metal layer upon said epitaxial deposited semiconductor layer, wherein said second type of dopant implanted proximate said bottom of said plurality of trenches is separated from said first metal layer by said dielectric and a portion of said epitaxial deposited semiconductor layer not implanted with said second type of dopant.

17. The method according to claim 16, further comprising:

forming gate definition spacers on said plurality of walls of said plurality of trenches prior to said implanting said epitaxial deposited semiconductor layer; and

annealing said epitaxial deposited semiconductor layer after said implanting, wherein said gate definition spac-

ers limit available diffusion paths to shorten a length of a conduction channel formed in said epitaxial deposited semiconductor layer.

- 18. The method according to claim 16, wherein said plurality of trenches are etched to a given depth such that a 5 depletion region between said epitaxial deposited semiconductor layer implanted with said second type of dopant and said epitaxial deposited semiconductor layer not implanted with said second type of dopant is separated from a Schottky barrier between said epitaxial deposited semiconductor layer 10 and said first metal layer.
- 19. The method according to claim 16, further comprising depositing a second metal layer on said substrate opposite said epitaxial deposited semiconductor layer.

**12** 

- 20. The method according to claim 19, further comprising etching said semiconductor substrate to form a plurality of grooves before depositing said second metal layer.
  - 21. The method according to claim 1, wherein: said first type of dopant is boron; and said second type of dopant is phosphorous or arsenic.
  - 22. The method according to claim 16, wherein: said first type of dopant is boron; and said second type of dopant is phosphorous or arsenic.

\* \* \* \*