# US005744833A # United States Patent [19] # Chao # [11] Patent Number: 5,744,833 [45] Date of Patent: Apr. 28, 1998 | [54] | SEMICONDUCTOR MEMORY DEVICE HAVING TREE-TYPE CAPACITOR | | | | | | |------------------------------------|----------------------------------------------------------------------------------------|--|--|--|--|--| | [75] | Inventor: Fang-Ching Chao, Hsinchu, Taiwan | | | | | | | [73] | Assignee: United Microelectronics Corporation. Taiwan | | | | | | | [21] | Appl. No.: <b>706,704</b> | | | | | | | [22] | Filed: Sep. 6, 1996 | | | | | | | [30] | Foreign Application Priority Data | | | | | | | Aug. 16, 1996 [TW] Taiwan 85109989 | | | | | | | | [51] | Int. Cl. <sup>6</sup> H01L 27/108; H01L 29/76 | | | | | | | [52] | <b>U.S. Cl.</b> 257/308; 257/296; 257/298; 257/303; 257/306; 257/307; 438/396; 438/397 | | | | | | | [58] | Field of Search | | | | | | # FOREIGN PATENT DOCUMENTS (List continued on next page.) 5,478,770 12/1995 Kim ...... 438/396 5.478,768 12/1995 Iwasa ...... 0 516 031 A1 12/1992 European Pat. Off. . 4-26156 1/1992 Japan . 5-21745 A 1/1992 Japan . 5-21745 A 1/1993 Japan . 5-251657 9/1993 Japan . 2 252 447 8/1992 United Kingdom. #### OTHER PUBLICATIONS "Mini-Trenches in Polysilicon For Dram Storage Capacitance Enhancement", IBM Technical Disclosure Bulletin, vol. 33, No. 9, Feb. 1991. Ema et al., "3-Dimensional Stacked Capacitor Cell for 16M and 64M DRAMS", International Electron Devices Meeting, pp. 592-595, Dec. 1988. Wakamiya et al., "Novel Stacked Capacitor Cell for 65–Mb DRAM", 1989 Symposium on VLSI Technology Digest of Technical papers, pp. 69–70. Primary Examiner—Valencia Martin Wallace Attorney, Agent, or Firm—Rabin. Champagne & Lynt. P.C. ### [57] ABSTRACT A semiconductor memory device with a tree-type capacitor having increased area for reliable storage thereon of electrical charges representative of data. The tree-type capacitor includes a storage electrode consisting of a trunk-like conductive layer and at least a branch-like conductive layer. The trunk-like conductive layer is electrically coupled to one of the source/drain regions of the transfer transistor in the semiconductor memory device and extends substantially upright. The branch-like conductive layer has one end connected to the trunk-like conductive layer and can be structured in various shapes that allow the branch-like conductive layer to have an increased surface area. A dielectric layer is formed over exposed surfaces of the trunk-like conductive layer and the branch-like conductive layer and an overlaying conductive layer is formed over the dielectric layer which serves as an opposing electrode for the tree-type capacitor. # [56] References Cited # U.S. PATENT DOCUMENTS 257/303, 306, 307, 308; 438/396, 397; 365/149 | 5,071,783 | 12/1991 | Taguchi et al 257/306 | |-----------|---------|------------------------| | 5,077,688 | 12/1991 | Kumanoya et al 257/254 | | 5,089,869 | 2/1992 | Matsuo et al 257/303 | | 5,102,820 | 4/1992 | Chiba 257/306 | | 5,126,810 | 6/1992 | Gotou 438/397 | | 5,142,639 | 8/1992 | Kohyama et al 257/308 | | 5,155,657 | | Oehrlein et al 257/298 | | 5,158,905 | | Ahn | | 5,164,337 | 11/1992 | Ogawa et al 257/394 | | 5,172,201 | 12/1992 | Suizu 257/303 | | 5,196,365 | | Gotou 257/307 | | 5,206,787 | 4/1993 | Fujioka | | 5,266,512 | 11/1993 | Kirsch 438/253 | | 5,274,258 | 12/1993 | Ahn | | 5,338,955 | | Tamura et al 438/396 | | 5,354,704 | 10/1994 | Yang et al 257/306 | | 5,371,701 | 12/1994 | Lee et al | | 5,389,568 | 2/1995 | Yun 438/396 | | 5,399,518 | | Sim et al 438/396 | | 5,438,011 | | Blalock et al 438/398 | | 5,443,993 | | Park et al 438/396 | | 5,453,633 | 9/1995 | Yun 257/306 | | 5,460,996 | 10/1995 | Ryou 438/397 | | | | | # 19 Claims, 19 Drawing Sheets # 5,744,833 Page 2 | U.S. PA | 5,543,346 | 8/1996 | Keum et al 438/397 | | |------------------|-----------------------|-----------|--------------------|-------------| | | | 5,550,080 | 8/1996 | Kim 438/397 | | 5,482,886 1/1996 | Park et al 438/39 | 5,561,309 | 10/1996 | Cho et al | | 5,508,222 4/1996 | Sakao 438/39 | 5,561,310 | 10/1996 | Woo et al | | 5,521,419 5/1996 | Wakamiya et al 257/39 | 5,572,053 | 11/1996 | Ema | | • | Chen et al 438/39 | | 1/1997 | Kim 438/387 | FIG. 1 FIG. 2A FIG. 2B FIG. 2C FIG. 2D FIG. 2G FIG. 2E FIG. 2F U.S. Patent FIG. 3A FIG. 3B FIG. 3C FIG. 3D FIG. 4A FIG. 4B FIG. 5A FIG. 5B FIG. 5C FIG. 5D FIG. 6A FIG. 6B FIG. 7A FIG. 7B FIG. 8A FIG. 8B FIG. 8C FIG. 8D Apr. 28, 1998 FIG. 8E FIG. 8F FIG. 9A FIG. 9B FIG. 9C FIG. 9D FIG. 10A FIG. 10B FIG. 10C FIG. 10D # SEMICONDUCTOR MEMORY DEVICE HAVING TREE-TYPE CAPACITOR #### BACKGROUND OF THE INVENTION #### 1. Field of the Invention This invention relates in general to semiconductor memory devices, and more particularly to a structure of a dynamic random access memory (DRAM) cell substantially composed of a transfer transistor and a charge storage 10 capacitor. ### 2. Description of the Related Art FIG. 1 is a circuit diagram of a memory cell for a DRAM device. As shown in the drawing, a DRAM cell is substantially composed of a transfer transistor T and a charge storage capacitor C. A source of the transfer transistor T is connected to a corresponding bit line BL, and a drain thereof is connected to a storage electrode 6 of the charge storage capacitor C. A gate of the transfer transistor T is connected to a corresponding word line WL. An opposing electrode 8 of the capacitor C is connected to a constant power source. A dielectric film 7 is provided between the storage electrode 6 and the opposing electrode 8. In the DRAM manufacturing process, a two-dimensional capacitor called a planar type capacitor is mainly used for a conventional DRAM having a storage capacity less than 1M (mega=million) bits. In the case of a DRAM having a memory cell using a planar type capacitor, electric charges are stored on the main surface of a semiconductor substrate, so that the main surface is required to have a large area. This type of a memory cell is therefore not suited to a DRAM having a high degree of integration. For a high integration DRAM such as a DRAM with more than 4M bits of memory, a three-dimensional capacitor, called a stacked-type or a trench-type capacitor, has been introduced. With the stacked-type or trench-type capacitors, it has been made possible to obtain a larger memory in a similar volume. However, to realize a semiconductor device of an even higher degree of integration, such as a very-large-scale integration (VLSI) circuit having a capacity of 64M bits, a capacitor of such a simple three-dimensional structure as the conventional stacked-type or trench-type, turns out to be insufficient. One solution for improving the capacitance of a capacitor is to use the so-called fin-type stacked capacitor, which is proposed in Ema et al., "3-Dimensional Stacked Capacitor Cell for 16M and 64M DRAMs", International Electron Devices Meeting, pp. 592–595, Dec. 1988. The fin-type stacked capacitor includes electrodes and dielectric films which extend in a fin shape in a plurality of stacked layers. DRAMs having the fin-type stacked capacitor are also disclosed in U.S. Pat. Nos. 5,071,783 (Taguchi et al.); 5,126,810 (Gotou); 5,196,365 (Gotou); and 5,206,787 (Fujioka). Another solution for improving the capacitance of a capacitor is to use the so-called cylindrical-type stacked capacitor, which is proposed in Wakamiya et al., "Novel Stacked Capacitor Cell for 64-Mb DRAM". 1989 Symposium on VLSI Technology Digest of Technical Papers, pp. 60-70. The cylindrical-type stacked capacitor includes electrodes and dielectric films which extend in a cylindrical shape to increase the surface areas of the electrodes. A DRAM having the cylindrical-type stacked capacitor also is disclosed in the U.S. Pat. No. 5,077,688 (Kumanoya et al.). 65 With the trend toward increased integration density, the size of the DRAM cell in a plane (the area it occupies in a 2 plane) must be further reduced. Generally, a reduction in the size of the cell leads to a reduction in charge storage capacity (capacitance). Additionally, as the capacitance is reduced, the likelihood of soft errors arising from the incidence of $\alpha$ -rays is increased. Therefore, there is still a need in this art to design a new structure of a storage capacitor which can achieve the same capacitance, while occupying a smaller area in a plane, and a suitable method of fabricating the structure. #### SUMMARY OF THE INVENTION It is therefore an object of the invention to provide a semiconductor memory device which is structured with a tree-type capacitor that allows an increased area for charge storage. In accordance with the foregoing and other objects of the invention, a new and improved semiconductor memory device and a method for fabricating the same are provided. A semiconductor memory device according to the invention has a tree-type capacitor of increased area for reliable storage thereon of electrical charges representative of data. The tree-type capacitor includes a storage electrode consisting of a trunk-like (hereinafter also referred to as "tree trunk-like" or "trunk") conductive layer and one or more branch-like (hereinafter also referred to as "branch") conductive layers. The trunk-like conductive layer is electrically coupled to one of the source/drain regions of the transfer transistor in the semiconductor memory device and extends substantially upright. The branch-like conductive layer has one end connected to the trunk-like conductive layer and can be structured in various shapes that allow the branch-like conductive layer to have increased surface area. A dielectric layer is formed over exposed surfaces of the trunk-like 35 conductive layer and the branch-like conductive layer and an overlaying conductive layer is formed over the dielectric layer which serves as an opposing electrode for the tree-type capacitor. ### BRIEF DESCRIPTION OF DRAWINGS Other objects, features, and advantages of the invention will become apparent from the following detailed description of the preferred but non-limiting embodiments. The description is made with reference to the accompanying drawings in which: FIG. 1 is a circuit diagram of a memory cell of a DRAM device; FIGS. 2A through 2G are cross-sectional views for explaining a first embodiment of a semiconductor memory cell having a tree-type capacitor according to the invention, and a method for fabricating the same according to the invention; FIGS. 3A through 3D are cross-sectional views for explaining a second embodiment of a semiconductor memory cell having a tree-type capacitor according to the invention and a method for fabricating the same according to the invention; FIGS. 4A and 4B are cross-sectional views for explaining a third embodiment of a semiconductor memory cell having a tree-type capacitor according to the invention and a method for fabricating the same according to the invention; FIGS. 5A through 5D are cross-sectional views for explaining a fourth embodiment of a semiconductor memory cell having a tree-type capacitor according to the invention and a method for fabricating the same according to the invention; FIGS. 6A and 6B are cross-sectional views for explaining a fifth embodiment of a semiconductor memory cell having a tree-type capacitor according to the invention and a method for fabricating the same according to the invention; FIGS. 7A and 7B are cross-sectional views for explaining a sixth embodiment of a semiconductor memory cell having a tree-type capacitor according to the invention and a method for fabricating the same according to the invention; FIGS. 8A through 8F are cross-sectional views for explaining a seventh embodiment of a semiconductor memory cell having a tree-type capacitor according to the invention and a method for fabricating the same according to the invention; FIGS. 9A through 9D are cross-sectional views for explaining an eighth embodiment of a semiconductor memory cell having a tree-type capacitor according to the invention and a method for fabricating the same according to the invention; and FIGS. 10A through 10D are cross-sectional views for explaining a ninth embodiment of a semiconductor memory cell having a tree-type capacitor according to the invention and a method for fabricating the same according to the invention. # DETAILED DESCRIPTION OF THE PREFERRED EMBODIMENTS First Preferred Embodiment A description will be given of a first embodiment of a semiconductor memory device having a tree-type charge 30 storage capacitor according to the invention, by referring to FIGS. 2A through 2G. This embodiment of the semiconductor memory device can be produced by a first preferred method for fabricating a semiconductor memory device according to the invention. Referring to FIG. 2A, a surface of a silicon substrate 10 is subjected to thermal oxidation by the LOCOS (local oxidation of silicon) technique, and thereby a field oxidation film 12 having a thickness of approximately 3000 Å (angstroms), for example, is formed. Next, a gate oxidation 40 film 14 having a thickness of approximately 150 Å, for example, is formed by subjecting the silicon substrate 10 to the thermal oxidation process. Then a polysilicon film having a thickness of approximately 2000 Å, for example, is deposited on the entire surface of the silicon substrate 10 by 45 CVD (chemical vapor deposition) or LPCVD (low pressure CVD). In order to obtain a polysilicon film of low resistance. suitable impurities such as phosphorus ions, for example, are diffused into the polysilicon film. Preferably, a refractory metal layer is deposited over the polysilicon film, and then 50 an annealing process is carried out to form polycide, so that the film's resistance is further decreased. The refractory metal may be tungsten (W), and its thickness is, for example, approximately 2000 Å. Thereafter, the polycide is subjected to a patterning process to form gate electrodes (or word 55 lines) WL1 through WL4, as shown in FIG. 2A. Then, arsenic ions, for example, are diffused into the silicon substrate 10 at an energy of 70 KeV to provide an impurity concentration of approximately 1×10<sup>15</sup> atoms/cm<sup>2</sup>, for example. In this step; the word lines WL1 through WL4 are 60 used as mask films. Thereby, drain regions 16a and 16b and source regions 18a and 18b are formed in the silicon substrate 10. Referring next to FIG. 2B, in the subsequent step the CVD method is used to deposit a planarization insulating layer 20 65 of, for example, borophosphosilicate glass (BPSG), to a thickness of approximately 7,000 Å, for example. Then the 4 same method is used to form an etching protection layer 22. which can be, for example, a silicon nitride layer, having a thickness of approximately 1,000 Å, for example. After that, a thick insulating layer of, for example silicon dioxide, is deposited over the wafer to a thickness of approximately 7,000 Å, for example. Conventional photolithographic and etching processes are then used to define an insulating pillar 24 bounded by recesses 23. Although FIG. 2B shows the insulating pillar 24 in a number of separate locations, the insulating pillar 24 is actually an integrated body, which is apparent when viewed from above. Referring next to FIG. 2C, in the subsequent step the CVD method is used successively to form a first insulating layer 26, a polysilicon layer 28, and a second insulating layer 30. The first and second insulating layers 26, 30 are preferably formed of silicon oxide. The first insulating layer 26 and the polysilicon layer 28 are each deposited to a thickness of approximately 1,000 Å, for example, and the second insulating layer 30 is deposited to a thickness of approximately 7,000 Å, for example, arsenic (As) ions can be diffused into the polysilicon layer 28 so as to increase its conductivity. Referring next to FIG. 2D, in the subsequent step, chemical mechanical polishing (CMP) is performed on the surface of the wafer of FIG. 2C until an upper part of the polysilicon layer 28 is polished away. The remaining part of the polysilicon layer 28 includes a number of separate sections as designated by the numerals 28a, 28b shown in FIG. 2D. Referring next to FIG. 2E, conventional photolithographic and etching processes are then carried out to selectively etch, in sequence, the insulating layer 30, polysilicon layer sections 28a and 28b, insulating layer 26, etching protection layer 22, insulating layer 20, and gate oxidation film 14. As a result, storage electrode contact holes 32a and 32b are formed. The storage electrode contact holes 32a and 32b extend respectively from a top surface of the insulating layer 30 to a top surface of the drain regions 16a and 16b. A polysilicon film is then deposited and etched back to refill the storage electrode contact holes 32a and 32b with polysilicon layers 34a and 34b. Referring next to FIG. 2F, in the subsequent step wet etching is performed on the wafer with the etching protection layer 22 as the etch end point, so as to remove the insulating layers 26, 30 and the insulating pillar 24. The remaining tree trunk-like polysilicon layers 34a, 34b and the branch-like polysilicon layers 28a, 28b, in combination form a tree-like storage electrode for the capacitor of the DRAM. The trunk-like polysilicon layers 34a, 34b are respectively electrically coupled to the drain regions 16a and 16b of the transfer transistors in the DRAM. The branch-like polysilicon layers 28a, 28b are each substantially L-shaped in cross section and have the substantially horizontal sections in electrical contact with the trunk-like polysilicon layers 34a. 34b. With this particular shape, the storage electrodes are hereinafter in this specification referred to as "tree-like storage electrodes", and the capacitors thus made are referred to as "tree-type capacitors". Referring next to FIG. 2G, in the subsequent step dielectric films 36a, 36b are respectively formed over the tree-like storage electrode (34a, 28a) and the tree-like storage electrode (34b, 28b). The dielectric films 36a, 36b can be formed of, for example, silicon dioxide, silicon nitride, NO (silicon nitride/silicon dioxide), ONO (silicon dioxide/silicon nitride/silicon dioxide), or the like. Next, an opposing electrode 38 of polysilicon, that opposes the storage electrodes (34a, 28a) and (34b and 28b), is formed over the dielectric films 36a, 36b. The process for forming the opposing electrode 38 includes a first step of depositing a polysilicon layer by the CVD method to a thickness of, for example, approximately 1,000 Å, a second step of diffusing N-type impurities into the polysilicon layer so as to increase the conductivity thereof, and a final step of using conventional photolithographic and etching processes to etch away selected parts of the polysilicon layer. The fabrication of the tree-type capacitors in the DRAM is then complete. To complete the fabrication of the DRAM chip, the subsequent steps include fabricating bit lines, bonding pads, interconnections, passivations, and packaging. These steps involve only conventional techniques and are not within the spirit and scope of the invention, so that a detailed description thereof will not be provided herein. # Second Preferred Embodiment In the foregoing first embodiment, the disclosed tree-type capacitor has only a single branch electrode. However, the number of branches is not limited to one and can be two or more. In the following, a second embodiment of the tree-type capacitor, which includes two branches of electrodes, is described with reference to FIGS. 3A through 3D. The tree-type capacitor of the second embodiment is based on the wafer structure of FIG. 2B. Elements in FIGS. 3A through 3D that are identical to those in FIG. 2B are labeled with the same numerals. Referring to FIG. 3A together with FIG. 2B, the CVD method is used to successively form alternate layers of insulation and polysilicon, including a first insulating layer 40, a first polysilicon layer 42, a second insulating layer 44, a second polysilicon layer 46, and a third insulating layer 48. The insulating layers 40, 44, 48 are formed preferably of, for example, silicon oxide. The insulating layers 40, 44 and the polysilicon layers 42, 46 are each deposited to a thickness of approximately 1,000 Å, for example, and the insulating layer 48 is deposited to a thickness of approximately 7,000 Å, for example. The polysilicon layers 42, 46 can be diffused with arsenic (As) ions so as to increase the conductivity thereof. Referring next to FIG. 3B, in the subsequent step the CMP technique is applied to the surface of the wafer shown in 40 FIG. 3A, so as to polish away an upper part of the polysilicon layers 42, 46. The remaining part of the polysilicon layers 42, 46 includes a number of separate sections designated by the numerals 42a, 46a, and 42b, 46b. Referring next to FIG. 3C, in the subsequent step con- 45 ventional photolithographic and etching processes are used to form storage electrode contact holes which extend from the top surface of the insulating layer 48 (see FIG. 3B) to the surface of the drain regions 16a and 16b. The storage electrode contact holes are then refilled with polysilicon 50 layers 50a, 50b by first using the CVD method to deposit a polysilicon layer, and then etching back part of the polysilicon layer. Subsequently, wet etching is performed on the wafer, with the etching protection layer 22 as the etch end point, so as to remove the insulating layers 40, 44, 48 and the 55 insulating pillar 24. The remaining trunk-like polysilicon layers 50a, 50b and the branch-like polysilicon layers 42a, 46b and 42b, 46b in combination form two tree-like storage electrodes. The trunk-like polysilicon layers 50a, 50b are respectively electrically coupled to the drain regions 16a and 60 16b of the transfer transistors in the DRAM. The branch-like polysilicon layers 42a, 46a and 42b, 46b are each substantially L-shaped in cross section, and have substantially horizontal sections in contact with the trunk-like polysilicon layers 50a, 50b. Referring next to FIG. 3D, in the subsequent step dielectric films 52a, 52b are respectively formed on the tree-like 6 storage electrodes (50a, 46a, 42a) and (50b, 46b, 42b). Next, an opposing polysilicon electrode 54 is formed over the dielectric films 52a, 52b. The process for forming the opposing electrode 54 includes a first step of depositing a polysilicon layer by the CVD method, a second step of diffusing N-type impurities into the polysilicon layer so as to increase the conductivity thereof, and a final step of using conventional photolithographic and etching processes to etch away selected part of the polysilicon layer. After that, the fabrication for the tree-type capacitors in the DRAM is complete. # Third Preferred Embodiment In the foregoing first and second embodiments, the bottom-most layer of the branch-like part of the tree-like storage electrode is separated from the etching protection layer 22. However, the invention is not limited to such a structure. In the following, a third embodiment of the invention in which the bottom-most layer of the branch-like part of each tree-like storage electrode is in contact with the etching protection layer 22 is described, with reference to FIGS. 4A and 4B. The tree-type capacitors of the third embodiment are also based on the structure of FIG. 2B. Elements in FIGS. 4A through 4D that are identical to those in FIG. 2B are labeled with the same numerals. Referring first to FIG. 4A together with FIG. 2B, the CVD method is used successively to form alternate layers of insulation and polysilicon including a first polysilicon layer 60, a first insulating layer 62, a second polysilicon layer 64, and a second insulating layer 66. Referring next to FIG. 4B, in the subsequent step the CMP technique is applied to the surface of the wafer shown in FIG. 4A, so as to polish away an upper part of the polysilicon layers 60, 64. The remaining parts of the polysilicon layers 60, 64 include a number of separate sections designated by the numerals 60a, 64a, and 60b, 64b. Next, conventional photolithographic and etching processes are used to form storage electrode contact holes. The storage electrode contact holes are then refilled with polysilicon layers 68a, 68b. After that, wet etching is performed on the wafer, with the etching protection layer 22 as the etch end point, so as to remove the insulating layers 62, 66. The remaining trunk-like polysilicon layers 68a, 68b and the branch-like polysilicon layers 60a, 64b and 60b, 64b in combination form two tree-like storage electrodes. The trunk-like polysilicon layers 68a, 68b are respectively electrically coupled to the drain regions 16a and 16b of the transfer transistor in the DRAM. The branch-like polysilicon layers 60a, 64a and 60b, 64b are each substantially L-shaped in cross section, and have substantially horizontal sections in contact with the trunk-like polysilicon layers 68a, 68b. In this embodiment, the branch-like polysilicon layers 60a, 60b of the tree-like storage electrodes are in contact with the etching protection layer 22. A dielectric film and opposing polysilicon electrode may now be formed as described previously for the first, second and third embodiments. After that, the fabrication for the tree-type capacitors in the DRAM is complete. # Fourth Preferred Embodiment In the foregoing three embodiments, the trunk-like part of the tree-like storage electrode of each tree-type capacitor is an integrally formed semiconductor element. However, the invention is not limited to such a structure. In the following, a fourth embodiment, in which the trunk-like part of each tree-like storage electrode is composed of a plurality of semiconductor elements, is described, with reference to FIGS. 5A and 5D. The tree-type capacitor of the fourth embodiment is also based on the structure of FIG. 2A. Elements in FIGS. 5A through 5D that are identical to those in FIG. 2A are labeled with the same numerals. Referring first to FIG. 5A together with FIG. 2A, the CVD method is used to deposit a planarization insulating layer 70 over the wafer of, for example, BPSG. Then the same method is used to deposit an etching protection layer 72 of. for example, silicon nitride. After that, conventional photolithographic and etching processes are used to etch selected 10 parts of the etching protection layer 72 and the planarization insulating layer 70, so as to form storage electrode contact holes 76a, 76b which extend from the top surface of the etching protection layer 72 to the top surface of the drain regions 16a and 16b. Next, the CVD method is used to 15 deposit over the wafer a polysilicon layer which fills the storage electrode contact holes 76a, 76b. The polysilicon layer can be diffused with impurities so as to increase the conductivity thereof Conventional photolithographic and etching processes then are used to define T-shaped elements 20 74a, 74b, to form respective bottom parts of capacitor charge storage electrodes for memory cells in the DRAM. Referring next to FIG. 5B, in the subsequent step a thick insulating layer of, for example, silicon dioxide, is deposited over the wafer. Then, conventional photolithographic and etching processes are used to etch away selected parts of the insulating layer, so as to form insulating pillars 78. Next, the CVD method is used successively to form a first insulating layer 80, a polysilicon layer 82, and a second insulating layer 84. Referring next to FIG. 5C, in the subsequent step the CMP technique is applied to the surface of the wafer shown in FIG. 5B, so as to polish away an upper part of the polysilicon layer 82. The remaining part of the polysilicon layer 82 includes a number of separate sections designated by the numerals 82a, 82a. Referring next to FIG. 5D, in the subsequent step conventional photolithographic and etching processes are used to successively etch away selected parts of the second 40 insulating layer 84, polysilicon layers 82a, 82b, and the first insulating layer 80, so as to form contact holes which extend from the top surface of the insulating layer 84 to the top surface of the T-shaped elements 74a, 74b of the tree-like storage electrodes. Then, the contact holes are refilled with polysilicon so as to form upper parts 86a, 86b of the tree-like storage electrodes. The process for refilling the polysilicon into the contact holes includes a first step of depositing a polysilicon layer by the CVD method, and a second step of etching back the same. After that, wet etching is performed 50 on the wafer, with the etching protection layer 72 as the etch end point, so as to remove the insulating layers 84, 80 and the insulating pillar 78. This completes the fabrication of the storage electrodes of the tree-type capacitors in the DRAM. The embodiment differs from that of FIG. 2F in that the storage electrodes each include in addition a substantially horizontal section extended from the T-shaped elements, 74a, 74b on the bottom. A dielectric film and opposing polysilicon electrode may now be formed as described previously for the first, second and third embodiments. After 60 that, the fabrication for the tree-type capacitors in the DRAM is complete. # Fifth Preferred Embodiment In the foregoing four embodiments, the trunk-like part of the tree-like storage electrode is a solid semiconductor 65 element. However, the invention is not limited to such a structure. The following description discloses a fifth 8 embodiment with reference to FIGS. 6A and 6B, in which the trunk-like part of each tree-like storage electrode is hollow. The tree-type capacitor of the fifth embodiment is based on the structure of FIG. 2D. Elements in FIGS. 6A and 6B that are identical to those in FIG. 2D are labeled with the same numerals. Referring first to FIG. 6A together with FIG. 2D, after the fabrication has reached the stage shown in FIG. 2D, conventional photolithographic and etching processes are used to etch away selected parts of the insulating layer 30, the branch-like polysilicon layer 28a. 28b, the insulating layer 26, the etching protection layer 22, the planarization insulating layer 20, and the gate oxidation film 14, so as to form storage electrode contact holes 87a. 87b which extend from the top surface of the insulating layer 30 to the top surfaces of the drain regions 16a and 16b. Next, the CVD method is used to deposit a polysilicon layer in such a manner that the polysilicon layer is formed only on the inner walls of the storage electrode contact holes 87a, 87b, and do not fill up the holes. After that, conventional photolithographic and etching processes are used to define trunk-like polysilicon layers 88a, 88b for the respective storage electrodes of the memory cells in the DRAM. As illustrated in FIG. 6A, the trunk-like polysilicon layers 88a, 88b are each substantially U-shaped in cross section, which provides an increased area on which the storage electrodes can store large amounts of electric charge. Referring next to FIG. 6B, in the subsequent step wet etching is performed on the wafer, with the etching protection layer 22 as the etch end point, so as to remove the insulating layers 30, 26 and the insulating pillar 24. This completes the fabrication of the storage electrodes of the tree-type capacitors in the DRAM. The embodiment differs from that of FIG. 2F in that the trunk-like parts of the storage electrodes, namely the trunk-like polysilicon layers 88a, 88b, are hollow and have U-shaped cross sections, which provide the storage electrodes with an increased surface area. A dielectric film and opposing polysilicon electrode may now be formed as described previously for the first, second and third embodiments. After that, the fabrication for the tree-type capacitors in the DRAM is complete. # Sixth Preferred Embodiment A sixth embodiment of the invention is illustrated in FIGS. 7A and 7B. In this embodiment also, the trunk-like part of each tree-like storage electrode is hollow. The tree-type capacitors of the sixth embodiment are based on the structure of FIG. 5C. Elements in FIGS. 7A and 7B that are identical to those in FIG. 5C are labeled with the same numerals. Referring first to FIG. 7A together with FIG. 5C, after the fabrication has reached the stage shown in FIG. 5C, conventional photolithographic and etching processes are used to etch away selected parts of the insulating layer 84, the polysilicon layers 82a, 82b, and the insulating layer 80, so as to form contact holes 90a, 90b which extend downward from the top surface of the insulating layer 84 to the top surfaces of the T-shaped elements 74a, 74b of the storage electrodes. Next, the CVD method is used to deposit a polysilicon layer which is then etched back so as to form sidewall spacers 92a, 92b on the inner walls of the contact holes 90a, 90b. The sidewall spacers 92a, 92b constitute upper trunk-like parts of the tree-like storage electrodes, and are hollow with U-shaped cross sections, which provides the storage electrode with increased surface area. Referring next to FIG. 7B, in the subsequent step wet etching is performed on the wafer, with the etching protec- tion layer 72 as the etch end point, so as to remove the insulating layers 84, 80 and the insulating pillar 78. This completes the fabrication for the storage electrodes of the tree-type capacitors in the DRAM. The embodiment differs from that of FIG. 5D in that the upper part of each trunk-like 5 electrode is hollow, and has a U-shaped cross section. A dielectric film and opposing polysilicon electrode may now be formed as described previously for the first, second and third embodiments. After that, the fabrication for the tree-type capacitors in the DRAM is complete. 9 #### Seventh Preferred Embodiment In the foregoing six embodiments, the branch-like part of the tree-like storage electrode is L-shaped in cross section, so that it is crooked, with two straight segments. However, the invention is not limited to such a structure. The number of straight segments can be increased to three or more. The following description, with reference to FIGS. 8A and 8F, is of a seventh embodiment in which the branch-like part of each tree-like storage electrode is crooked, with four straight segments. The tree-type capacitors of the seventh embodiment are based on the structure of FIG. 2A. Elements in FIGS. 8A through 8F that are identical to those in FIG. 2A are labeled with the same numerals. Referring first to FIG. 8A together with FIG. 2A, after the fabrication has reached the stage shown FIG. 2A, the CVD method is used to deposit a planarization insulating layer 100 of, for example, BPSG. Then the same method is used to deposit an etching protection layer, which can be, for example, a silicon nitride layer 102. A thick insulating layer of, for example, silicon dioxide, is then deposited over the wafer. After that, a conventional photolithographic process is used to form a photoresist layer 106 and then anisotropic etching is performed on the exposed silicon dioxide layer. so as to form protruding insulating layers 104 and an underlying insulated layer 103. Referring next to FIG. 8B, in the subsequent step a photoresist erosion technique is performed to erode away part of the photoresist layer 106, so as to form a photoresist layer 106a that is reduced both in breadth and thickness (height). Part of the surface of the protruding insulating layers 104 formerly underlying the uneroded photoresist layer 106 is thereby exposed. Referring next to FIG. 8C, in the subsequent step anisotropic etching is performed on the exposed surface of the protruding insulating layers 104 and the underlying insulating layer 103, until the silicon nitride layer 102, which serves as etching protection layer, is exposed. Protruding insulating layers 104a with stair-like sidewalls are thus 50 formed. After that, the photoresist layer is removed. Referring next to FIG. 8D, the subsequent steps are the same as those shown in FIGS. 2C and 2D in which the CVD method is used successively to form a first insulating layer 108, a polysilicon layer, and a second insulating layer 112, 55 and then the CMP technique is applied to the surface of the wafer so as to polish away an upper part of the polysilicon layer. The remaining part of the polysilicon layer thus includes a number of separate sections designated by the numerals 110a, 110b. Referring next to FIG. 8E, in the subsequent step conventional photolithographic and etching processes are used to etch away successively selected parts of the insulating layer 112, the polysilicon layers 110a, 110b, the insulating layer 108, the silicon nitride layer 102, the planarization 65 insulating layer 100, and the gate oxidation film 14, so as to form storage electrode contact holes 114a, 114b which extend from the top surface of the insulating layer 112 to the top surface of the drain regions 16a and 16b. After that, the storage electrode contact holes 114a, 114b are refilled with polysilicon layers 116a, 116b by first using the CVD method to deposit a polysilicon layer, and then etching back part of the polysilicon layer. Referring next to FIG. 8F, in the subsequent step, wet etching is performed on the wafer, with the silicon nitride layer 102 as the etch end point, so as to remove the insulating layers 112, 108 of silicon dioxide and the insulating pillar 104a. This completes the fabrication of the storage electrodes of the tree-type capacitors in the DRAM. A dielectric film and opposing polysilicon electrode may now be formed as described previously for the first, second and third embodiments. After that, the fabrication for the tree-type capacitors in the DRAM is complete. As illustrated in FIG. 8F, the storage electrodes of the tree-type capacitors include trunk-like polysilicon layers 116a, 116b and branch-like polysilicon layers 110a, 110b which are each crooked, with four straight segments. The trunk-like polysilicon layers 116a, 116b are electrically coupled to the drain regions 16a and 16b of the transfer transistor in the DRAM. The bottom-most, horizontal segments of the branch-like polysilicon layers 110a, 110b are in contact with the trunk-like polysilicon layers 116a, 116b. The insulating pillars or protruding insulating layers of this embodiment are modified in shape so as to form the branch-like polysilicon layers with increased area for charge storage. However, the particular shapes of the insulating pillars and protruding insulating layers are not limited to those disclosed. Thus, referring to FIG. 2B, for example, isotropic etching or wet etching can be used instead of anisotropic etching to etch away part of the thick insulating layer. This permits the formation of near triangular-shaped insulating layers instead of the rectangular ones shown. In addition, also referring to FIG. 2B, after the insulating pillar 24 is formed, sidewall insulating layers can be formed on the sidewalls of the insulating pillar 24, so as to form insulating pillars of different shape. Therefore, the branch-like polysilicon layers can be modified into various shapes. If it is desired to fabricate the branch-like polysilicon layers with an increased number of straight segments, the wafer structure of FIGS. 8B and 8C can be used as the base and subsequently, the photoresist erosion technique and anisotropic etching can be used repeatedly to form the protruding insulating layers with an increased number of step-like segments. ### Eighth Preferred Embodiment In the foregoing seven embodiments, the CMP technique is used to divide a single layer of polysilicon into separate sections used respectively to form individual storage electrodes. However, the invention is not limited to the use of the CMP technique for that purpose. Instead, according to an eighth embodiment of the invention illustrated in FIGS. 9A through 9D, conventional photolithographic and etching processes can be substituted for the CMP method, for dividing the single layer of polysilicon into the separate sections. The tree-type capacitor of the eighth embodiment is based on the structure of FIG. 3A. Elements in FIGS. 9A through 9D that are identical to those in FIG. 3A are labeled with the same numerals. Referring first to FIG. 9A together with FIG. 3A, after the fabrication has reached the stage shown in FIG. 3A, the topmost layer of silicon dioxide 48 is etched away or polished by the CMP technique, until the topmost polysili- con layer 46 is exposed. The resultant wafer structure is shown in FIG. 9A. Referring next to FIG. 9B, a conventional photolithographic process is used to form a photoresist layer 120. After that, anisotropic etching is performed successively on the exposed parts of the polysilicon layer 46, the silicon dioxide layer 44, and the polysilicon layer 42. By such etching, the polysilicon layers 42, 46 are divided into a number of separate sections designated by the numerals 42c, 42d, and 46c, 46d. Referring next to FIG. 9C, conventional photolithographic and etching processes are then applied to form storage electrode contact holes 122a. 122b which extend from the top surface of the insulating layer 48 to the top surface of the drain regions 16a and 16b. Next, the storage 15 electrode contact holes 122a, 122b are refilled with polysilicon layers 124a, 124b, by first using the CVD method to deposit a polysilicon layer and then etching back part of the polysilicon layer. Referring next to FIG. 9D, in the subsequent step wet 20 etching is performed on the wafer, with the etching protection layer 22 as the etch end point, so as to remove the insulating layers 40, 44, 48 of silicon dioxide and the insulating pillar 24. This completes the fabrication of the storage electrodes of the tree-type capacitors. A dielectric 25 film and opposing polysilicon electrode may now be formed as described previously for the first, second and third embodiments. After that, the fabrication for the tree-type capacitors in the DRAM is complete. These electrodes are composed of trunk-like polysilicon 30 layers 124a, 124b and branch-like polysilicon layers 42c, 46c and 42d, 46d, each consisting of three straight segments. The trunk-like polysilicon layers 124a, 124b are electrically coupled respectively to the drain regions 16a and 16b of the transfer transistors in the DRAM. The branch-like polysilicon layers 42c, 46c and 42d, 46d have their respective bottom-most, horizontal segments in contact with the trunk-like polysilicon layers 50a, 50b. # Ninth Preferred Embodiment In the foregoing first through seventh embodiments, the branch-like polysilicon layers have their topmost segments aligned substantially in the same horizontal plane; and in the eighth embodiment, the branch-like polysilicon layers have their topmost segments aligned substantially in the same vertical plane. However, the invention is not limited to such structures. Instead, according to a ninth embodiment of the invention illustrated in FIGS. 10A through 10D, the topmost segments of the branch-like polysilicon layers are not aligned. The tree-type capacitor of the ninth embodiment is based on the structure of FIG. 9A. Elements in FIGS. 10A through 10D that are identical to those in FIG. 9A are labeled with the same numerals. Referring first to FIG. 10A together with FIG. 9A, after the fabrication has reached the stage shown in FIG. 9A, a 55 conventional photolithographic process is used to form a photoresist layer 130 and anisotropic etching is performed on the exposed parts of the polysilicon layer 46 and the silicon dioxide layer 44. Through this process, the polysilicon layer 46 is divided into a number of separate sections 60 designated by the numerals 46e, 46f. Referring next to FIG. 10B, in the subsequent step the photoresist erosion technique is used to erode away part of the photoresist layer 130, so as to form a photoresist layer 130a of reduced breadth and thickness. Part of the top 65 surface of the polysilicon layers 46e, 46f is thus exposed. Then, anisotropic etching is performed on the exposed parts of the polysilicon layers 46e, 46f, and 42. Through this process, parts of the polysilicon layers 46e, 46f are further etched away, thereby forming polysilicon layers 46g, 46h of reduced size. After that, anisotropic etching is again performed on the exposed parts of the silicon dioxide layers 44. 40 until the topmost surfaces of the polysilicon layers 42g, 42h are exposed. The photoresist layer is then removed. Referring next to FIG. 10C, in the subsequent step conventional photolithographic and etching processes are used to form storage electrode contact holes 132a, 132b which extend from the top surface of the insulating layer 48 to the top surfaces of the drain regions 16a and 16b. Then, the storage electrode contact holes 132a, 132b are refilled with polysilicon layers 134a, 134b, by first using the CVD method to deposit a polysilicon layer, and then etching back part of the polysilicon layer. Referring finally to FIG. 10D, in the subsequent step, wet etching is performed on the wafer, with the etching protection layer 22 as the etch end point, so as to remove the insulating layers 40, 44, 48 of silicon dioxide and the insulating pillar 24. This completes the fabrication of the storage electrodes of the tree-type capacitors in the DRAM. A dielectric film and opposing polysilicon electrode may now be formed as described previously for the first, second and third embodiments. After that, the fabrication for the tree-type capacitors in the DRAM is complete. The storage electrodes include trunk-like polysilicon layers 134a, 134b and branch-like polysilicon layers 42g, 46g and 42h, 46h having L-shaped cross sections. The trunk-like polysilicon layers 134a, 134b are electrically coupled respectively to the drain region 16a and the drain region 16b, of the transfer transistors in the DRAM. The branch-like polysilicon layers 42g, 46g and 42h, 46h have bottom-most, horizontal segments in respective contact with the trunk-like polysilicon layers 134a, 134b, and the substantially vertical segments of the branch-like polysilicon layers 46g, 46h are more elevated than that of the branch-like polysilicon layers 42g, 42h. It will be apparent to those skilled in the art of semiconductor fabrication that the foregoing disclosed embodiments can be applied either alone or in combination so as to provide storage electrodes of various sizes and shapes on a single DRAM chip. These variations are all within the scope of the invention. Although in the accompanying drawings the embodiments of the drains of the transfer transistors are based on diffusion areas in a silicon substrate, other variations, for example trench type drain regions, are possible. Elements in the accompanying drawings are schematic diagrams for demonstrative purpose and not depicted in the actual scale. The dimensions of the elements of the invention as shown should by no means be considered limitations on the scope of the invention. While the invention has been described by way of example and in terms of preferred embodiments, it is to be understood that the invention is not limited to the disclosed embodiments. To the contrary, it is intended to cover various modifications and similar arrangements as would be apparent to those skilled in the art. Therefore, the scope of the appended claims, which define the invention, should be accorded the broadest interpretation so as to encompass all such modifications and similar structures. What is claimed is: - 1. A semiconductor memory device, comprising: - (a) a substrate; - (b) a transfer transistor formed on said substrate, said transfer transistor having source/drain regions; and - (c) a tree-type capacitor coupled to one of said source/ drain regions, said tree-type capacitor including: - a trunk conductive layer having a bottom end electrically coupled to said one of said source/drain regions, said trunk conductive layer extending sub- 5 stantially upright from said bottom end; - a pair of substantially parallel arranged branch conductive layers, each being substantially L-shaped in cross section and having one end connected to said trunk conductive layer, the one end of one of said 10 pair of branch conductive layers being connected to said trunk conductive layer at a first location on said trunk conductive layer, the one end of the other of said pair of branch conductive layers being connected to said trunk conductive layer at a second 15 location on said trunk conductive layer spaced above said first location, and said branch conductive layer in combination forming a storage electrode for said tree-type capacitor, - a dielectric layer formed over exposed surfaces of said 20 trunk conductive layer and said branch conductive layer, and - an overlaying conductive layer overlaying said dielectric layer, said overlaying conductive layer serving as an opposing electrode of said tree-type capacitor. - 2. A semiconductor memory device as claimed in claim 1, wherein said one of said pair of branch conductive layers has a free end in a first plane and the other of said pair of branch conductive layers has a free end in a second plane spaced above said first plane. - 3. A semiconductor memory device, comprising: - (a) a substrate; - (b) a transfer transistor formed on said substrate, said transfer transistor having source/drain regions; and - (c) a tree-type capacitor coupled to one of said source/ drain regions, said tree-type capacitor including: - a trunk conductive layer having a bottom end electrically coupled to said one of said source/drain regions, said trunk conductive layer extending substantially upright from said bottom end; - a branch conductive layer substantially L-shaped in cross section, said branch conductive layer having one end connected to said trunk conductive layer, said trunk conductive layer and said branch conductive layer in combination forming a storage electrode for said tree-type capacitor, - a further conductive layer, including a substantially horizontal segment having one end connected to said trunk conductive layer in spaced relation to said 50 branch conductive layer, wherein said further conductive layer is located beneath said trunk conductive layer, - a dielectric layer formed over exposed surfaces of said trunk conductive layer and said branch conductive layer, and - an overlaying conductive layer overlaying said dielectric layer, said overlaying conductive layer serving as an opposing electrode of said tree-type capacitor. - 4. A semiconductor memory device, comprising: - (a) a substrate; - (b) a transfer transistor formed on said substrate, said transfer transistor having source/drain regions; and - (c) a tree-type capacitor coupled to one of said source/ drain regions, said tree-type capacitor including: - a trunk conductive layer having a bottom end electrically coupled to said one of said source/drain regions, said trunk conductive layer extending substantially upright from said bottom end, wherein said trunk conductive layer comprises a bottom trunk part and an upper trunk part, said bottom trunk part is electrically coupled to said one of said source/drain regions and substantially T-shaped in cross section. and said upper trunk part extends substantially 14 - at least a branch conductive layer substantially L-shaped in cross section, said branch conductive layer having one end connected to said trunk conductive layer, said trunk conductive layer and said branch conductive layer in combination forming a storage electrode for said tree-type capacitor. - a dielectric layer formed over exposed surfaces of said trunk conductive layer and said branch conductive layer, and - an overlaying conductive layer overlaying said dielectric layer, said overlaying conductive layer serving as an opposing electrode of said tree-type capacitor. - 5. A semiconductor memory device as claimed in claim 4, wherein said branch conductive layer has one end connected to said upper part of said trunk conductive layer. - 6. A semiconductor memory device as claimed in claim 4, wherein said upper trunk part of said trunk conductive layer is substantially U-shaped in cross section. - 7. A semiconductor memory device, comprising: - (a) a substrate; - (b) a transfer transistor formed on said substrate, said transfer transistor having source/drain regions; and - (c) a tree-type capacitor coupled to one of said source/ drain regions, said tree-type capacitor including: - a trunk conductive layer having a bottom end electrically coupled to said one of said source/drain regions, said trunk conductive layer extending substantially upright from said bottom end; - a branch conductive layer substantially L-shaped in cross section, said branch conductive layer having one end connected to said trunk conductive layer. said trunk conductive layer and said branch conductive layer in combination forming a storage electrode for said tree-type capacitor, - a further conductive layer, including a substantially horizontal segment having one end connected to said trunk conductive layer in spaced relation to said branch conductive layer, wherein said further conductive layer is connected to said trunk conductive layer above a top end of said branch conductive layer. - 8. A semiconductor memory device, comprising: - (a) a substrate; 60 - (b) a transfer transistor formed on said substrate, said transfer transistor having source/drain regions; and - (c) a tree-type capacitor coupled to one of said source/ drain regions, said tree-type capacitor including: - a trunk conductive layer having a bottom end electrically coupled to said one of said source/drain regions, said trunk conductive layer extending substantially upright from said bottom end; - at least a branch conductive layer that appears crooked, with four successively angled straight segments, in cross section, said branch conductive layer having one end connected to said trunk conductive layer. said trunk conductive layer and said branch conductive layer in combination forming a storage electrode for said tree-type capacitor. upright from said bottom trunk part; - a dielectric layer formed over exposed surfaces of said trunk conductive layer and said branch conductive layer, and - an overlaying conductive layer overlaying said dielectric layer, said overlaying conductive layer serving as 5 an opposing electrode of said tree-type capacitor. - 9. A semiconductor memory device, comprising: - (a) a substrate; - (b) a transfer transistor formed on said substrate, said transfer transistor having source/drain regions; and - (c) a tree-type capacitor coupled to one of said source/drain regions, said tree-type capacitor including: - a trunk conductive layer having a bottom end electrically coupled to said one of said source/drain regions, said trunk conductive layer extending substantially upright from said bottom end, - at least one branch conductive layer, each in cross section including at least a first segment, a second segment, and a third segment, said first segment having a first end connected to said trunk conductive layer and a second end connected to said second segment, said second segment extending at a first angle with respect to said first segment, said third segment being connected to and extending at a second angle from said second segment in a direction away from said trunk conductive layer, said trunk conductive layer and said at least one branch conductive layer in combination forming a tree-like storage electrode for said tree-type capacitor, - a dielectric layer covering exposed surfaces of said trunk conductive layer and said at least one branch conductive layer, and - an overlaying conductive layer overlaying said dielectric layer, said overlaying conductive layer serving as an opposing electrode of said tree-type capacitor. - 10. A semiconductor memory device as claimed in claim 9, wherein said first segment and said third segment are substantially horizontally aligned, and said second segment is substantially vertically aligned. - 11. A semiconductor memory device as claimed in claim 9, wherein said at least one branch conductive layer includes two branch conductive layers that are substantially parallel to each other. - 12. A semiconductor memory device as claimed in claim 11, wherein the second segments of the two branch conductive layers have free ends in separate spaced-apart second segments planes. - 13. A semiconductor memory device as claimed in claim 9, wherein said tree-type capacitor further includes another conductive layer, including in cross section a substantially 16 horizontal segment having one end connected to said trunk conductive layer. - 14. A semiconductor memory device as claimed in claim 13, wherein said another conductive layer is located beneath said branch conductive layer. - 15. A semiconductor memory device, comprising: - (a) a substrate; - (b) a transfer transistor formed on said substrate, said transfer transistor having source/drain regions; and - (c) a tree-type capacitor coupled to one of said source/drain regions, said tree-type capacitor including: - a trunk conductive layer having a bottom end electrically coupled to said one of said source/drain regions, said trunk conductive layer extending substantially upright from said bottom end, wherein said trunk conductive layer comprises a bottom trunk part and an upper trunk part, wherein said bottom trunk part is electrically coupled to said one of said source/drain regions and is substantially T-shaped in cross section, and wherein said upper trunk part extends substantially upright from said bottom trunk part. - at least one branch conductive layer, each in cross section including at least a first segment and a second segment, said first segment having a first end connected to said trunk conductive layer and a second end connected to said second segment, said second segment extending at a first angle with respect to said first segment, said trunk conductive layer and said at least one branch conductive layer in combination forming a tree-like storage electrode for said tree-type capacitor, - a dielectric layer covering exposed surfaces of said trunk conductive layer and said at least one branch conductive layer, and - an overlaying conductive layer overlaying said dielectric layer, said overlaying conductive layer serving as an opposing electrode of said tree-type capacitor. - 16. A semiconductor memory device as claimed in claim 15, wherein said first end of said first segment is connected to said upper trunk part. - 17. A semiconductor memory device as claimed in claim 15, wherein said upper trunk part is substantially U-shaped in cross section. - 18. A semiconductor memory device as claimed in claim 9. wherein said trunk conductive layer is substantially U-shaped in cross section. - 19. A semiconductor memory device as claimed in claim 7, wherein said trunk conductive layer is substantially U-shaped in cross section. \* \* \* \*