

## US011527447B2

# (12) United States Patent

Wu et al.

(10) Patent No.: US 11,527,447 B2

(45) **Date of Patent:** Dec. 13, 2022

## (54) FIN FIELD-EFFECT TRANSISTOR DEVICE AND METHOD

(71) Applicant: Taiwan Semiconductor

Manufacturing Co., Ltd., Hsinchu

(TW)

(72) Inventors: Shao-Jyun Wu, New Taipei (TW);

Sheng-Liang Pan, Hsinchu (TW)

(73) Assignee: TAIWAN SEMICONDUCTOR

MANUFACTURING COMPANY.

LTD., Hsinchu (TW)

(\*) Notice: Subject to any disclaimer, the term of this

patent is extended or adjusted under 35

U.S.C. 154(b) by 0 days.

(21) Appl. No.: 17/127,325

(22) Filed: Dec. 18, 2020

(65) Prior Publication Data

US 2021/0104443 A1 Apr. 8, 2021

## Related U.S. Application Data

(62) Division of application No. 16/252,282, filed on Jan. 18, 2019, now Pat. No. 10,872,826.

(Continued)

(51) **Int. Cl.** 

 H01L 21/8238
 (2006.01)

 H01L 21/28
 (2006.01)

 H01L 21/311
 (2006.01)

 H01L 21/321
 (2006.01)

 H01L 27/092
 (2006.01)

(52) **U.S. Cl.** 

 (2013.01); *H01L 21/32105* (2013.01); *H01L 21/823821* (2013.01); *H01L 27/0924* (2013.01)

(58) Field of Classification Search

CPC ...... H01L 21/823842

See application file for complete search history.

#### (56) References Cited

#### U.S. PATENT DOCUMENTS

8,729,627 B2 5/2014 Cheng et al. 9,281,201 B2 3/2016 Guo et al. (Continued)

## FOREIGN PATENT DOCUMENTS

KR 20160139814 A 12/2016 KR 101785803 B1 10/2017 (Continued)

Primary Examiner — Mounir S Amer

(74) Attorney, Agent, or Firm — Slater Matsil, LLP

## (57) ABSTRACT

A method of forming a semiconductor device includes forming a first dummy gate structure and a second dummy gate structure over a fin; forming a first dielectric layer around the first dummy gate structure and around the second dummy gate structure; removing the first dummy gate structure and the second dummy gate structure to form a first recess and a second recess in the first dielectric layer, respectively; forming a gate dielectric layer in the first recess and the second recess; forming a first work function layer over the gate dielectric layer in the first and the second recesses; removing the first work function layer from the first recess; converting a surface layer of the first work function layer in the second recess into an oxide; and forming a second work function layer in the first recess over the gate dielectric layer and in the second recess over the oxide.

## 20 Claims, 25 Drawing Sheets



## Related U.S. Application Data

(60) Provisional application No. 62/753,682, filed on Oct. 31, 2018.

## (56) References Cited

## U.S. PATENT DOCUMENTS

| 0 = 0 100    | <b>.</b>      | 40.004.5 |                         |
|--------------|---------------|----------|-------------------------|
| 9,520,482    | Bl            | 12/2016  | Chang et al.            |
| 9,899,271    | B2            | 2/2018   | Chang et al.            |
| 9,947,540    | B2            | 4/2018   | Tsai et al.             |
| 10,622,482   | B2            | 4/2020   | Greene et al.           |
| 10,784,260   | B2            | 9/2020   | Park et al.             |
| 2015/0206953 | <b>A</b> 1    | 7/2015   | Basker et al.           |
| 2016/0027664 | $\mathbf{A}1$ | 1/2016   | Ando et al.             |
| 2016/0225868 | $\mathbf{A}1$ | 8/2016   | Kim et al.              |
| 2016/0343706 | $\mathbf{A}1$ | 11/2016  | Chang et al.            |
| 2016/0351568 | <b>A</b> 1    | 12/2016  | Chang et al.            |
| 2016/0351569 | <b>A</b> 1    | 12/2016  | Song et al.             |
| 2017/0213826 | A1*           | 7/2017   | Kim H01L 29/7854        |
| 2018/0108745 | A1*           | 4/2018   | Li H01L 21/823814       |
| 2018/0226289 | A1*           | 8/2018   | Bielefeld H01L 21/76826 |
| 2019/0006465 | A1*           | 1/2019   | Liao H01L 29/66545      |
| 2019/0148384 | A1*           | 5/2019   | Bae H01L 21/76895       |
|              |               |          | 257/330                 |

## FOREIGN PATENT DOCUMENTS

| TW | 201436047 A | 9/2014  |
|----|-------------|---------|
| TW | 201642326 A | 12/2016 |
| TW | 201705238 A | 2/2017  |

<sup>\*</sup> cited by examiner

















FIG. 6A











US 11,527,447 B2











EIG.





FIG. 14A



FIG. 14B







US 11,527,447 B2









FIG. 18B



# FIN FIELD-EFFECT TRANSISTOR DEVICE AND METHOD

#### PRIORITY CLAIM AND CROSS-REFERENCE

This application is a divisional of U.S. patent application Ser. No. 16/252,282 filed Jan. 18, 2019, entitled "Fin Field-Effect Transistor Device and Method," which claims priority to U.S. Provisional Patent Application No. 62/753,682 filed Oct. 31, 2018, entitled "Fin Field-Effect Transistor Device and Method," which applications are hereby incorporated by reference in their entireties.

### **BACKGROUND**

The semiconductor industry has experienced rapid growth due to continuous improvements in the integration density of a variety of electronic components (e.g., transistors, diodes, resistors, capacitors, etc.). For the most part, this improvement in integration density has come from repeated reductions in minimum feature size, which allows more components to be integrated into a given area.

Fin Field-Effect Transistor (FinFET) devices are becoming commonly used in integrated circuits. FinFET devices have a three-dimensional structure that comprises a semiconductor fin protruding from a substrate. A gate structure, configured to control the flow of charge carriers within a conductive channel of the FinFET device, wraps around the semiconductor fin. For example, in a tri-gate FinFET device, the gate structure wraps around three sides of the semiconductor fin, thereby forming conductive channels on three sides of the semiconductor fin.

## BRIEF DESCRIPTION OF THE DRAWINGS

Aspects of the present disclosure are best understood from the following detailed description when read with the accompanying figures. It is noted that, in accordance with the standard practice in the industry, various features are not drawn to scale. In fact, the dimensions of the various 40 features may be arbitrarily increased or reduced for clarity of discussion.

FIG. 1 is a perspective view of a Fin Field-Effect Transistor (FinFET), in accordance with some embodiments.

FIGS. 2-5, 6A-6C, 7-13, 14A, 14B, 15, 16A, 16B, 17A, 45 17B, 18A, and 18B illustrate various views (e.g., cross-sectional view, plan view) of a FinFET device at various stages of fabrication, in accordance with some embodiments.

FIG. **19** illustrates a flow chart of a method of fabricating 50 a semiconductor device, in accordance with some embodiments.

## DETAILED DESCRIPTION

The following disclosure provides many different embodiments, or examples, for implementing different features of the invention. Specific examples of components and arrangements are described below to simplify the present disclosure. These are, of course, merely examples and are 60 not intended to be limiting. For example, the formation of a first feature over or on a second feature in the description that follows may include embodiments in which the first and second features are formed in direct contact, and may also include embodiments in which additional features may be 65 formed between the first and second features, such that the first and second features may not be in direct contact.

2

Further, spatially relative terms, such as "beneath," "below," "lower," "above," "upper" and the like, may be used herein for ease of description to describe one element or feature's relationship to another element(s) or feature(s) as illustrated in the figures. The spatially relative terms are intended to encompass different orientations of the device in use or operation in addition to the orientation depicted in the figures. The apparatus may be otherwise oriented (rotated 90 degrees or at other orientations) and the spatially relative descriptors used herein may likewise be interpreted accordingly. Throughout the discussion, unless otherwise stated, the same reference numeral in different figures refers to the same or similar element formed by a same or similar process using a same or similar material(s).

Embodiments of the present disclosure are discussed in the context of forming a semiconductor device, and in particular, in the context of forming work function layers of a FinFET device during device fabrication. The present disclosure may also be used in other types of devices, such as planar devices.

In an embodiment, a first dummy gate structure and a second dummy gate structure are formed over a fin, and a dielectric layer (e.g., an inter-layer dielectric layer) is formed around the first dummy gate structure and around the second dummy gate structure. The first dummy gate structure and the second dummy gate structure are next removed to form a first recess and a second recess in the dielectric layer, respectively. A first work function layer (e.g., a p-type work function layer) is formed conformally to line sidewalls and bottoms of the first recess and the second recess. A patterned mask layer (e.g., a polymer layer such as a bottom anti-reflective coating (BARC) layer) is then formed to cover the first work function layer in the second recess and to expose the first work function layer in the first recess. The 35 exposed first work function layer in the first recess is then removed by an etching process. Next, the patterned mask layer in the second recess is removed by a plasma process. In the illustrated embodiment, a composition of the patterned mask layer comprises oxygen, which oxygen is turned into active oxygen species by the plasma process. The oxygen species then reacts with a surface layer of the first work function layer in the second recess to convert the surface layer into an oxide (e.g., silicon oxide). Next, a second work function layer (e.g., an n-type work function layer) is formed in the first recess and in the second recess. In the illustrated embodiment, the second work function layer formed in the second recess is thicker than the second work function layer formed in the first recess, due to the oxide in the second recess being conducive to the deposition of the second work function layer. A fill metal is next formed to fill the first recess and the second recess to form a first metal gate and a second metal gate, respectively. In some embodiments, by changing the duration of the plasma process, or by changing a flow rate of nitrogen used in the 55 plasma process, the thickness of the oxide layer is changed, which in turn changes the thickness of the second work function layer formed over the oxide layer. Therefore, the first metal gate and the second metal gate have different thicknesses for the second work function layer, which, together with the different structures of the first metal gate and the second metal gate, results in different threshold voltage Vt for the first metal gate and the second metal gate.

FIG. 1 illustrates an example of a FinFET 30 in a perspective view. The FinFET 30 includes a substrate 50 and a fin 64 protruding above the substrate 50. Isolation regions 62 are formed on opposing sides of the fin 64, with the fin 64 protruding above the isolation regions 62. A gate dielec-

tric 66 is along sidewalls and over a top surface of the fin 64, and a gate 68 is over the gate dielectric 66. Source/drain regions 80 are in the fin 64 and on opposing sides of the gate dielectric 66 and the gate 68. FIG. 1 further illustrates reference cross-sections that are used in later figures. Cross-section B-B extends along a longitudinal axis of the gate 68 of the FinFET 30. Cross-section A-A is perpendicular to cross-section B-B and is along a longitudinal axis of the fin 64 and in a direction of, for example, a current flow between the source/drain regions 80. Cross-section C-C is parallel to cross-section B-B and is across the source/drain region 80. Cross-section A-A and outside of the fin 64. Subsequent figures refer to these reference cross-sections for clarity.

17B, 18A, and 18B illustrate various views (e.g., crosssectional view, plan view) of a FinFET device 100 at various stages of fabrication in accordance with some embodiments. In the present disclosure, figures with the same numeral but different letters (e.g., 14A, 14B) refer to different views of 20 the FinFET device 100 at a same stage of processing. The FinFET device 100 is similar to the FinFET 30 in FIG. 1, except for multiple fins and multiple gate structures. FIGS. 2-5 illustrate cross-sectional views of the FinFET device 100 along cross-section B-B, and FIGS. 6A, 7-13, and 14A 25 illustrate cross-sectional views of the FinFET device 100 along cross-section A-A. FIGS. 6B and 6C illustrate various embodiment cross-sectional views of the FinFET device 100 along cross-section C-C. FIG. 14B illustrates the crosssectional view of the FinFET device 100 along cross-section 30 D-D. FIG. 15 is a plan view of the FinFET device 100. FIGS. **16**A and **17**A illustrate cross-sectional views of the FinFET device 100 along cross-section D-D, and FIGS. 16B and 17B illustrate cross-sectional views of the FinFET device 100 along cross-section B-B. FIGS. 18A and 18B illustrate 35 cross-sectional views of the FinFET device 100 along crosssections A-A and B-B, respectively.

FIG. 2 illustrates a cross-sectional view of a substrate 50. The substrate 50 may be a semiconductor substrate, such as a bulk semiconductor, a semiconductor-on-insulator (SOI) 40 substrate, or the like, which may be doped (e.g., with a p-type or an n-type dopant) or undoped. The substrate 50 may be a wafer, such as a silicon wafer. Generally, an SOI substrate includes a layer of a semiconductor material formed on an insulator layer. The insulator layer may be, for 45 example, a buried oxide (BOX) layer, a silicon oxide layer, or the like. The insulator layer is provided on a substrate, typically a silicon or glass substrate. Other substrates, such as a multi-layered or gradient substrate may also be used. In some embodiments, the semiconductor material of the sub- 50 strate 50 may include silicon; germanium; a compound semiconductor including silicon carbide, gallium arsenic, gallium phosphide, indium phosphide, indium arsenide, and/or indium antimonide; an alloy semiconductor including SiGe, GaAsP, AlInAs, AlGaAs, GaInAs, GaInP, and/or 55 GaInAsP; or combinations thereof.

As illustrated in FIG. 2, the substrate 50 includes a region 200 and a region 300, which may be used to form different types (e.g., n-type and p-type) of semiconductor devices. For example, the region 200 may be used to form n-type 60 transistors and may be referred to as an n-type device region (e.g., an NMOS region), and the region 300 may be used to form p-type transistors and may be referred to as a p-type device region (e.g., a PMOS region).

Referring to FIG. 3, the substrate 50 shown in FIG. 2 is 65 patterned using, for example, photolithography and etching techniques. For example, a mask layer, such as a pad oxide

4

layer 52 and an overlying pad nitride layer 56, is formed over the substrate 50. The pad oxide layer 52 may be a thin film comprising silicon oxide formed, for example, using a thermal oxidation process. The pad oxide layer 52 may act as an adhesion layer between the substrate 50 and the overlying pad nitride layer 56 and may act as an etch stop layer for etching the pad nitride layer 56. In some embodiments, the pad nitride layer 56 is formed of silicon nitride, silicon oxynitride, silicon carbonitride, the like, or a combination thereof, and may be formed using low-pressure chemical vapor deposition (LPCVD) or plasma enhanced chemical vapor deposition (PECVD), as examples.

The mask layer may be patterned using photolithography techniques utilize a photoresist material (not shown) that is deposited, irradiated (exposed), and developed to remove a portion of the photoresist material. The remaining photoresist material protects the underlying material, such as the mask layer in this example, from subsequent processing steps, such as etching. In this example, the photoresist material is used to pattern the pad oxide layer 52 and pad nitride layer 56 to form a patterned mask 58, as illustrated in FIG. 3.

The patterned mask **58** is subsequently used to pattern exposed portions of the substrate **50** to form trenches **61**, thereby defining semiconductor fin **64** (also referred to as fins) between adjacent trenches **61** as illustrated in FIG. **3**. In some embodiments, the semiconductor fins **64** are formed by etching trenches in the substrate **50** using, for example, reactive ion etch (RIE), neutral beam etch (NBE), the like, or a combination thereof. The etching process may be anisotropic. In some embodiments, the trenches **61** may be strips (viewed from in the top) parallel to each other, and closely spaced with respect to each other. In some embodiments, the trenches **61** may be continuous and surround the semiconductor fins **64**. After semiconductor fins **64** are formed, the patterned mask **58** may be removed by etching or any suitable method.

The fins **64** may be patterned by any suitable method. For example, the fins **64** may be patterned using one or more photolithography processes, including double-patterning or multi-patterning processes. Generally, double-patterning or multi-patterning processes combine photolithography and self-aligned processes, allowing patterns to be created that have, for example, pitches smaller than what is otherwise obtainable using a single, direct photolithography process. For example, in an embodiment, a sacrificial layer is formed over a substrate and patterned using a photolithography process. Spacers are formed alongside the patterned sacrificial layer using a self-aligned process. The sacrificial layer is then removed, and the remaining spacers, or mandrels, may then be used to pattern the fins.

FIG. 4 illustrates the formation of an insulation material between neighboring semiconductor fins **64** to form isolation regions **62**. The insulation material may be an oxide, such as silicon oxide, a nitride, the like, or a combination thereof, and may be formed by a high density plasma chemical vapor deposition (HDP-CVD), a flowable CVD (FCVD) (e.g., a CVD-based material deposition in a remote plasma system and post curing to make it convert to another material, such as an oxide), the like, or a combination thereof. Other insulation materials and/or other formation processes may be used. In the illustrated embodiment, the insulation material is silicon oxide formed by a FCVD process. An anneal process may be performed once the insulation material is formed. A planarization process, such as a chemical mechanical polish (CMP), may remove any excess insulation material (and, if present, the patterned

mask 58) and form top surfaces of the isolation regions 62 and top surfaces of the semiconductor fins 64 that are coplanar (not shown).

In some embodiments, the isolation regions 62 include a liner, e.g., a liner oxide (not shown), at the interface between 5 the isolation region 62 and the substrate 50/semiconductor fins 64. In some embodiments, the liner oxide is formed to reduce crystalline defects at the interface between the substrate 50 and the isolation region 62. Similarly, the liner oxide may also be used to reduce crystalline defects at the 10 interface between the semiconductor fins 64 and the isolation region 62. The liner oxide (e.g., silicon oxide) may be a thermal oxide formed through a thermal oxidation of a surface layer of substrate 50, although other suitable method may also be used to form the liner oxide.

Next, the isolation regions 62 are recessed to form shallow trench isolation (STI) regions. The isolation regions 62 are recessed such that the upper portions of the semiconductor fins 64 protrude from between neighboring isolation regions 62. The top surfaces of the isolation regions 62 may 20 have a flat surface (as illustrated), a convex surface, a concave surface (such as dishing), or a combination thereof. The top surfaces of the isolation regions 62 may be formed flat, convex, and/or concave by an appropriate etch. The isolation regions 62 may be recessed using an acceptable 25 etching process, such as one that is selective to the material of the isolation regions 62. For example, a wet etch process using dilute hydrofluoric (dHF) acid may be used.

FIGS. 2 through 4 illustrate an embodiment of forming fins 64, but fins may be formed in various different processes. In one example, a dielectric layer can be formed over a top surface of a substrate; trenches can be etched through the dielectric layer; homoepitaxial structures can be epitaxially grown in the trenches; and the dielectric layer can be recessed such that the homoepitaxial structures protrude 35 from the dielectric layer to form fins. In another example, heteroepitaxial structures can be used for the fins. For example, the semiconductor fins may be recessed, and a material different from the semiconductor fins may be epitaxially grown in their place.

In an even further example, a dielectric layer can be formed over a top surface of a substrate; trenches can be etched through the dielectric layer; heteroepitaxial structures can be epitaxially grown in the trenches using a material different from the substrate; and the dielectric layer can be 45 recessed such that the heteroepitaxial structures protrude from the dielectric layer to form fins.

In some embodiments where homoepitaxial or heteroepitaxial structures are epitaxially grown, the grown materials may be in situ doped during growth, which may obviate 50 prior and subsequent implantations although in situ and implantation doping may be used together. Still further, it may be advantageous to epitaxially grow a material in an NMOS region different from the material in a PMOS region. In various embodiments, the fins may comprise silicon 55 germanium (Si<sub>x</sub>Ge<sub>1-x</sub>, where x can be between approximately 0 and 1), silicon carbide, pure or substantially pure germanium, a III-V compound semiconductor, a II-VI compound semiconductor, or the like. For example, the available materials for forming III-V compound semiconductor 60 include, but are not limited to, InAs, AlAs, GaAs, InP, GaN, InGaAs, InAlAs, GaSb, AlSb, AlP, GaP, and the like.

FIG. 5 illustrates the formation of a dummy gate structure
75 over the semiconductor fins 64. The dummy gate structure
ture 75 includes gate dielectric 66 and gate 68, in some 65
embodiments. The dummy gate structure 75 may be formed
by patterning a mask layer, a gate layer and a gate dielectric
as if

6

layer, where the mask layer, the gate layer and the gate dielectric layer comprise a same material as the mask 70, the gate 68, and the gate dielectric 66, respectively. To form the dummy gate structure 75, the gate dielectric layer is formed on the semiconductor fins 64 and the isolation regions 62. The gate dielectric layer may be, for example, silicon oxide, silicon nitride, multilayers thereof, or the like, and may be deposited or thermally grown according to acceptable techniques.

The gate layer is formed over the gate dielectric layer, and the mask layer is formed over the gate layer. The gate layer may be deposited over the gate dielectric layer and then planarized, such as by a CMP. The mask layer may be deposited over the gate layer. The gate layer may be formed of, for example, polysilicon, although other materials may also be used. The mask layer may be formed of, for example, silicon nitride or the like.

After the gate dielectric layer, the gate layer, and the mask layer are formed, the mask layer may be patterned using acceptable photolithography and etching techniques to form mask 70. The pattern of the mask 70 then may be transferred to the gate layer and the gate dielectric layer by a suitable etching technique to form gate 68 and gate dielectric 66, respectively. The gate 68 and the gate dielectric 66 cover respective channel regions of the semiconductor fins **64**. The gate 68 may also have a lengthwise direction substantially perpendicular to the lengthwise direction of respective semiconductor fins **64**. Although one dummy gate structure **75** is illustrated in the cross-sectional view of FIG. 5, more than one dummy gate structures 75 may be formed over the semiconductor fins 64. For example, two dummy gate structures 75 (e.g., 75A and 75B) are illustrated in FIG. 6A. The number of dummy gate structures illustrated herein is illustrative and non-limiting, other numbers of dummy gate structures are also possible and are fully intended to be included within the scope of the present disclosure.

FIG. 6A illustrates the cross-section views of further processing of the FinFET device 100 along cross-section A-A (along a longitudinal axis of the fin). As illustrated in 40 FIG. 6A, lightly doped drain (LDD) regions 65 are formed in the fin 64. The LDD regions 65 may be formed by an implantation process. The implantation process may implant n-type or p-type impurities in the fins 64 to form the LDD regions 65. In some embodiments, the LDD regions 65 abut the channel region of the FinFET device **100**. Portions of the LDD regions 65 may extend under gate 68 and into the channel region of the FinFET device 100. FIG. 6A illustrates a non-limiting example of the LDD regions 65. Other configurations, shapes, and formation methods of the LDD regions 65 are also possible and are fully intended to be included within the scope of the present disclosure. For example, LDD regions 65 may be formed after gate spacers **87** are formed.

Still referring to FIG. 6A, after the LDD regions 65 are formed, gate spacers 87 are formed on the gate structure. In the example of FIG. 6A, the gate spacers 87 are formed on opposing sidewalls of the gate 68 and on opposing sidewalls of the gate dielectric 66. The gate spacers 87 may be formed of a nitride, such as silicon nitride, silicon oxynitride, silicon carbide, silicon carbonitride, the like, or a combination thereof, and may be formed using, e.g., a thermal oxidation, CVD, or other suitable deposition process. The gate spacers 87 may also extend over the upper surface of the semiconductor fins 64 and the upper surface of the isolation region 62.

The shapes and formation methods of the gate spacers 87 as illustrated in FIG. 6A are merely non-limiting examples,

and other shapes and formation methods are possible. For example, the gate spacers 87 may include first gate spacers (not shown) and second gate spacers (not shown). The first gate spacers may be formed on the opposing sidewalls of the dummy gate structure 75. The second gate spacers may be 5 formed on the first gate spacers, with the first gate spacers disposed between a respective gate structure and the respective second gate spacers. The first gate spacers may have an L-shape in a cross-sectional view. As another example, the gate spacers 87 may be formed after the epitaxial source/ 10 drain regions 80 are formed. In some embodiments, dummy gate spacers are formed on the first gate spacers (not shown) before the epitaxial process of the epitaxial source/drain regions 80, and the dummy gate spacers are removed and replaced with the second gate spacers after the epitaxial 15 source/drain regions 80 are formed. All such embodiments are fully intended to be included in the scope of the present disclosure.

Next, as illustrated in FIG. 6A, source/drain regions 80 are formed. The source/drain regions 80 are formed by 20 etching the fins **64** to form recesses, and epitaxially growing a material in the recess, using suitable methods such as metal-organic CVD (MOCVD), molecular beam epitaxy (MBE), liquid phase epitaxy (LPE), vapor phase epitaxy (VPE), selective epitaxial growth (SEG), the like, or a 25 combination thereof.

As illustrated in FIG. 6A, the epitaxial source/drain regions 80 may have surfaces raised from respective surfaces of the fins **64** (e.g. raised above the non-recessed portions of the fins **64**) and may have facets. The source/ 30 drain regions 80 of the adjacent fins 64 (e.g., fins 64 in the regions 200 or in the regions 300 in FIG. 6B) may merge to form a continuous epitaxial source/drain region 80, as illustrated in FIG. 6B. In some embodiments, the source/drain remain as separate source/drain regions 80, as illustrated in FIG. 6C. In some embodiments, source/drain regions 80 in n-type device regions (e.g., region 200) comprise silicon carbide (SiC), silicon phosphorous (SiP), phosphorousdoped silicon carbon (SiCP), or the like. In some embodiments, source/drain regions 80 in p-type device regions (e.g., region 300) comprise SiGe, and a p-type impurity such as boron or indium.

The epitaxial source/drain regions 80 may be implanted with dopants to form source/drain regions 80 followed by an 45 anneal process. The implanting process may include forming and patterning masks such as a photoresist to cover the regions of the FinFET that are to be protected from the implanting process. For example, a patterned mask layer may be formed to expose the region 200 and to shield the 50 region 300 from the implanting process for the region 200, and another pattered mask layer may be formed to expose the region 300 and to shield the region 200 from the implanting process for the region 300. The source/drain regions 80 may have an impurity (e.g., dopant) concentra- 55 tion in a range from about 1E19 cm<sup>-3</sup> to about 1E21 cm<sup>-3</sup>. In some embodiments, the epitaxial source/drain regions may be in situ doped during growth.

Next, as illustrated in FIG. 6A, a first interlayer dielectric (ILD) 90 is formed over the dummy gate structures 75, the 60 gate spacers 87, and the source/drain region 80. In some embodiments, the first ILD 90 is formed of a dielectric material such as silicon oxide (SiO), phosphosilicate glass (PSG), borosilicate glass (BSG), boron-doped phosphosilicate Glass (BPSG), undoped silicate glass (USG), or the 65 like, and may be deposited by any suitable method, such as CVD, PECVD, or FCVD. A planarization process, such as

a CMP process, may be performed to remove the mask 70 and to planarize the top surface of the first ILD 90, such that the top surface of the first ILD 90 is level with the top surface of the gate **68** after the CMP process (not shown). Therefore, after the CMP process, the top surface of the gate **68** is exposed, in some embodiments.

Next, as illustrated in FIGS. 7-13, 14A and 14B, a gate-last process (sometimes referred to as replacement gate process) is performed to replace the dummy gate structures 75 with replacement gates. In a gate-last process, the gate 68 and the gate dielectric 66 (see FIG. 5) are considered dummy gate and dummy gate dielectric, respectively, and are removed and replaced with an active gate and active gate dielectric, which may be collectively referred to as a replacement gate. The replacement gate may also be referred to as a metal gate, or a metal gate structure.

In FIGS. 7-13, 14A and 14B, portions of the dummy gate structures 75 in the region 200 (see FIG. 15) are replaced by metal gates (e.g., 97A\_1, 97B\_1) in a first replacement gate process while the region 300 is shielded from the first replacement process by a first mask layer (e.g., a patterned photoresist, not shown). In other words, portions of the dummy gate structure 75 in the region 300 are not removed by the first replacement gate process. After the first replacement gate process, the first mask layer is removed, and a second replacement gate process, which is same as or similar to the first replacement gate process, is performed to replace the portions of the dummy gate structures 75 in the region 300 with metal gates (e.g., 97A\_2, 97B\_2) while the region 200 is shield by a second mask layer (e.g., a patterned photoresist, not shown) from the second replacement gate process. The second mask layer may then be removed after the second replacement gate process.

FIGS. 7-13, 14A and 14B illustrates processing of the first regions 80 of adjacent fins 64 do not merge together and 35 replacement gate process discussed above to replace portions of the dummy gate structures 75 in the region 200 with metal gates. One of ordinary skill, upon reading the present disclosure, will readily understand the processing for the second replacement gate process discussed above, thus details are not repeated. Therefore, only the first replacement gate process is discussed in this disclosure with reference to FIGS. 7-13, 14A and 14B.

> FIGS. 7-13, 14A and 14B illustrate cross-section views of the FinFET device 100 along cross-section A-A of the fin 64B (see FIG. 15) in the region 200 (e.g., an n-type device region). Therefore, in the discussion below with reference to FIGS. 7-13, 14A and 14B, the dummy gate structure 75 (e.g., **75A**, **75B**) and the metal gate structure **97** (e.g., **97A**, **97B**) refer to portions of the respective structures (e.g., dummy gate structure 75 and metal gate structure 97) in the region **200**.

> Referring now to FIG. 7, the dummy gate structures 75 (see FIG. 6A) are removed to form recesses 91 (e.g., 91A) and 91B) in the first ILD 90. In accordance with some embodiments, the gate **68** and the gate dielectric **66** directly under the gate 68 are removed in an etching step(s), so that recesses 91 are formed. Each recess 91 exposes a channel region of a respective fin 64. Each channel region may be disposed between neighboring pairs of epitaxial source/ drain regions 80. During the dummy gate removal, the gate dielectric 66 may be used as an etch stop layer when the gate 68 is etched. The gate dielectric 66 may then be removed after the removal of the gate **68**.

> Next, in FIG. 8, a gate dielectric layer 82 is formed (e.g., conformally) in the recesses 91 and over the first ILD 90. As illustrated in FIG. 8, the gate dielectric layer 82 lines sidewalls and bottoms of the recesses 91, and extends along

upper surfaces of the gate spacers 87 and along the upper surface of the first ILD 90. In accordance with some embodiments, the gate dielectric layer 82 comprises silicon oxide, silicon nitride, or multilayers thereof. In the illustrated embodiment, the gate dielectric layer 82 includes a 5 high-k dielectric material, which may have a k value greater than about 7.0, and may include a metal oxide or a silicate of Hf, Al, Zr, La, Mg, Ba, Ti, Pb, and combinations thereof. The formation methods of gate dielectric layer 82 may include MBD, ALD, PECVD, and the like.

Next, in FIG. 9, a first work function layer 84' is formed (e.g., conformally) over the gate dielectric layer 82. In the illustrated embodiment, the first work function layer 84' is a p-type work function layer and comprises a p-type work function metal, such as titanium silicon nitride (e.g., TiSiN), 15 formed by a suitable formation method such as ALD. Although TiSiN is used as an example, other suitable p-type work function metals, such as TiN, TaN, Ru, Mo, Al, WN, ZrSi2, MoSi2, TaSi2, NiSi2, WN, or combinations thereof, may also be used as the material of the first work function 20 layer **84**'.

Next, in FIG. 10, a patterned mask layer 83 is formed over the first work function layer 84'. The patterned mask layer 83 fills the recess 91B (see FIG. 9), and extends over (e.g., covers) the upper surface of the first work function layer 84' 25 proximate to the recess 91B. As illustrated in FIG. 10, the patterned mask layer 83 does not fill the recess 91A, and exposes the upper surface of the first work function layer 84' proximate to the recess 91A.

In an embodiment, to form the patterned mask layer 83, 30 a bottom anti-reflective coating (BARC) layer and a photoresist are blanket deposited successively over the FinFET device 100 illustrated in FIG. 9. Next, the photoresist is patterned by exposing the photoresist to a patterned energy source and developing the photoresist using a developer. 35 contacts) the upper surface of the exposed portions of the After developing the photoresist, a remaining portion of the photoresist has a shape corresponding to the shape of the patterned mask layer 83 to be formed. Next, the pattern of the patterned photoresist is transferred to the BARC layer using, e.g., an anisotropic etching process, and after the 40 anisotropic etching process, a remaining portion of the BARC layer form the patterned mask layer 83. The BARC layer may be formed of a suitable dielectric material, such as a polymer. In an example embodiment, a composition of the BARC layer includes oxygen, and therefore, the pat- 45 terned mask layer 83 also includes oxygen. In some embodiments, the anisotropic etching process used to pattern the BARC layer is a dry etch process performed using an etching gas comprises nitrogen (e.g., N<sub>2</sub>) and hydrogen (e.g.,  $H_2$ ).

Next, in FIG. 11, exposed portions of the first work function layer 84', e.g., portions not covered by the patterned mask layer 83, are removed, and the remaining portions of the first work function layer 84' are denoted as first work function layer **84**. In some embodiments, a wet etch process 55 is performed to remove the exposed portions of the first work function layer 84', using an etchant that is selective to the material of the first work function layer 84'. In the illustrated embodiment, the first work function layer 84' comprises titanium silicon nitride, and the etchant used in 60 the wet etch process comprises ammonia (e.g., NH<sub>3</sub>). As illustrated in FIG. 11, the wet etch process removes the exposed portions of the first work function layer 84' and exposes the underlying gate dielectric layer 82.

Next, in FIG. 12, the patterned mask layer 83 (e.g., a 65 polymer layer comprising oxygen) is removed by a plasma process. In an embodiment, the plasma process is performed

**10** 

using a gas mixture of nitrogen (e.g., N<sub>2</sub>), hydrogen (e.g., H<sub>2</sub>) and helium (e.g., He). Note that in the illustrated embodiment, the gas mixture does not include oxygen. In some embodiments, when the gas mixture is activated into plasma, the H radicals from the hydrogen react with the patterned mask layer 83 to remove the pattern mask layer 83. The helium in the gas mixture may aid in the generation of the H radicals, and the nitrogen in the gas mixture may improve the etch rate of the plasma process.

In some embodiments, the plasma process is performed using the gas mixture of nitrogen, hydrogen and helium, and is performed at a temperature between about 240° C. and about 260° C., at a pressure between about 0.8 Torr and about 1.1 Torr. A flow rate of helium is between about 800 standard cubic centimeters per minute (sccm) and about 6000 sccm, a flow rate of hydrogen is between about 3000 sccm and about 5000 sccm, and a flow rate of nitrogen is between about 0 sccm and about 6000 sccm, in some embodiments.

In accordance with some embodiments, the patterned mask layer 83 is a polymer layer comprising oxygen, which oxygen is activated into active oxygen species during the plasma process. The oxygen species reacts with the first work function layer **84** and coverts a surface layer (e.g., an upper portion of **84** distal the substrate **50**) of the first work function layer **84** into an oxide layer **85**. In the illustrated example of FIG. 12, the first work function layer 84 comprises titanium silicon nitride, and the oxide layer 85 comprises silicon oxide.

Next, in FIG. 13, a second work function layer 86 is formed (e.g., conformally) over the structure illustrated in FIG. 12. In particular, the second work function layer 86 includes a first portion 86A that lines sidewalls and the bottom of the recess 91A and extends along (e.g., physically gate dielectric layer 82. In addition, the second work function layer **86** also includes a second portion **86**B that lines sidewalls and the bottom of the recess 91B and extends along (e.g., physically contacts) the upper surface of the oxide layer 85. The second work function layer 86 comprises an n-type work function metal such as aluminumdoped titanium carbide (e.g., TiAlC) formed by a suitable deposition method such as ALD, in an example embodiment. Although TiAlC is used an example of the second work function layer 86, other suitable n-type work function metals, such as TaAl, TaAlC, TiAlN, Mn, Zr, or combinations thereof, may also be used as the second work function layer **86**.

As illustrated in FIG. 13, the first portion 86A and the second portion **86**B of the second work function layer **86** have different thicknesses. In particular, the first portion 86A has a thickness T1 that is smaller than a thickness T2 of the second portion 86B. Without being limited to a particular theory, it is believed that the oxide layer 85 (e.g., silicon oxide) is hydrophobic, which is conducive to the formation of the second work function layer 86 (e.g., TiAlC). Therefore, although the same deposition process, e.g., an ALD process, is performed to form the second work function layer 86 over the gate dielectric layer 82 and over the oxide layer 85 at the same time, the second work function layer 86 is formed faster (e.g., having a higher deposition rate) over the oxide layer 85, in the illustrated embodiment. For example, after an ALD process with eight deposition cycles, the thickness T1 of the first portion 86A may be between about 10 angstroms and about 15 angstroms, and the thickness T2 of the second portion **86**B may be larger than the thickness T1 by about 2 angstroms to about 3 angstroms.

In some embodiments, formation of the oxide layer 85 changes (e.g., increases) a diffusion rate of aluminum from the second work function layer 86 to the gate dielectric layer **82**. For example, an intensity of aluminum in the gate dielectric layer 82, measured using X-ray fluorescence 5 (XRF) technology, is larger than a base line value of 7.38 kilo counts per second (kcps), such as between about 7.57 keps and about 7.84 keps, where the base line value of 7.38 kcps corresponds to the intensity of aluminum in the gate dielectric layer 82 when the patterned mask layer 83 is not 10 processed by the plasma process described above (e.g., the plasma process using a gas mixture comprising nitrogen).

In some embodiments, the flow rate of nitrogen in the plasma process performed to remove the patterned mask thickness T2 of the second portion 86B of the second work function layer **86**. For example, increasing the flow rate of nitrogen in the plasma process may increase the thickness of the oxide layer 85, which in turn results in an increase in the thickness T2 of the second portion 86B formed over the 20 oxide layer 85, and vice versa. In some embodiments, the duration of the plasma process is tuned (e.g., increased or decreased) to control the thickness T2 of the second portion **86**B of the second work function layer **86**. For example, the duration of the plasma process may be increased to increase 25 the thickness of the oxide layer 85, which in turn results in an increase in the thickness T2 of the second portion 86B formed over the oxide layer **85**, and vice versa. The thickness T1 of the first portion 86A of the second work function layer **86** is not affected by the flow rate of nitrogen or by the 30 duration of the plasma process, in some embodiments.

By tuning the flow rate of nitrogen in the plasma process and/or the duration of the plasma process, the presently disclosed method allows the second work function layer 86 different regions of the FinFET device 100 in a same deposition process (e.g., a same ALD process). To appreciate the advantage of the presently disclosed method, consider a reference method where different thicknesses of the second work function layer 86 are achieved by using different 40 deposition processes. For example, the reference method may use two different ALD processes that have different numbers of deposition cycles to achieve different thicknesses. The two ALD processes may have to be performed in two separate processing steps, with a first ALD process 45 (having a first number of deposition cycles) using a first patterned mask to cover a first region of the FinFET device 100 while the second work function layer 86 is being deposited in a second region, and with a second ALD process using a second patterned mask to cover the second 50 region of the FinFET device 100 while the second work function layer 86 is being deposited in the first region. Therefore, the reference method needs more processing steps with different patterned masks, which increases the manufacturing time and cost. In contrast, the presently 55 disclosed method saves processing time and cost by allowing the second work function layer 86 to be formed with different thicknesses in different regions in a single deposition processing (e.g., an ALD process).

Next, in FIG. 14A, a fill metal 88 is formed over the 60 second work function layer 86 and to fill the recesses 91A and 91B. The fill metal 88 may be made of a metalcontaining material such as Cu, Al, W, the like, combinations thereof, or multilayers thereof, and may be formed by, e.g., electroplating, electroless plating, PVD, CVD, or other 65 suitable method. In some embodiments, before the fill metal 88 is formed, a seed layer (not shown) such as a copper

layer, is formed over the second work function layer 86 by a suitable deposition process such as ALD, and the fill metal **88** is then formed over the seed layer. Next, a planarization process, such as CMP, is performed to remove portions of the second work function layer 86, portions of the gate dielectric layer 82, portions of the oxide layer 85, and portions of the first work function layer **84** that are disposed over the upper surface of the first ILD 90. After the planarization process, remaining portions of the second work function layer 86 and the gate dielectric layer 82 in the recess 91A form the metal gate 97A (e.g., portions of 97A in the region 200), and remaining portions of the second work function layer 86, the oxide layer 85, the first work function layer 84, and the gate dielectric layer 82 in the layer 83 is tuned (e.g., increased or decreased) to control the 15 recess 91B form the metal gate 97B (e.g., portions of 97B in the region 200).

> FIG. 14B illustrates the FinFET device 100 of FIG. 14A, but along cross-section D-D (see FIG. 15). As illustrated in FIG. 14B, the metal gates 97 (e.g., 97A, 97B) are disposed over the isolation regions 62 and the substrate 50. Gate spacers 87 are on opposing sidewalls of each metal gate 97. The first ILD 90 surrounds the metal gates 97 and the gate spacers 87. Since the cross-section D-D is outside the semiconductor fins 64, features such as the semiconductor fins **64**, the source/drain regions **80**, and the LDD regions **65** may not be visible in the cross-sectional view of FIG. 14B.

In the example of FIG. 14A, the metal gate 97A has the first portion 86A of the second work function layer 86 with the thickness T1, and the metal gate 97B has the first work function layer 84 and the second portion 86B of the second work function layer 86 with the thickness T2. Due to the different structures and different thicknesses of the work function layers (e.g., 84, 86), the transistors that the metal gates 97A and 97B belong to have different threshold to be formed with different thicknesses (e.g., T1, T2) in 35 voltages. By tuning the parameters (e.g., flow rate of nitrogen, and/or duration) of the plasma process used to remove the patterned mask layer 83, the thickness T2 of the second portion 86B of the second work function layer 86 is easily modified, which allows the threshold voltage Vt of the corresponding transistor to be tuned easily in accordance with design specifications. In addition, since the oxide layer 85 is formed by the plasma process to remove the patterned mask layer 83, no extra processing step is needed to form the oxide layer 85. In other words, the formation of the oxide layer 85 and the removal of the patterned mask layer 83 are performed in a same processing step (e.g., by the plasma process). This advantageously saves manufacturing cost and time.

As describe above, after the first replacement gate process, the region 200 may be covered by a mask layer, and the second replacement gate process may be performed to replace portions of the dummy gate structure 75 in the region 300. Since the region 300 (e.g., a p-type device region) may be a different device region from the region 200 (e.g., an n-type device region), the number of work function layers, the materials of the work function layers, and/or the thicknesses of the work function layers may be tuned for the type of device to be formed in the region 300. Therefore, a same metal gates 97 (e.g., 97A or 97B in FIG. 15) may have different structures in the region 200 and the region 300. In other words, portions (e.g., 97A\_1, or 97B\_1) of a metal gate 97 in the region 200 may be different from portions (e.g., 97A\_2, or 97B\_2) of the metal gate 97 in the region 300. As an example, portions of the metal gate 97 in the region 200 and portions of the metal gate 97 in the region 300 may have different numbers of work function layers, or different materials for the work function layers. As another

example, portions of the metal gate 97 in the region 200 and portions of the metal gate 97 in the region 300 may have the same number of work function layers with each work function layer being formed of a same work function metal, but at least one of the work function layers has different 5 thicknesses in the region 200 and the region 300. In other embodiments, the metal gates 97 (e.g., 97A or 97B in FIG. **15**) may have a same structures (e.g., as illustrated in FIG. 14A) in both the region 200 (e.g., an n-type device region) and the region 300 (e.g., a p-type device region), but the 10 materials for the fins 64 in the regions 200 and 300 may be different to achieve different threshold voltages for the different types (e.g., n-type, or p-type) of devices formed, in which case the metal gates 97 in both the region 200 and the region 300 may be formed in a single replacement gate 15 process instead of two separate replacement gate processes.

Referring now to FIG. 15, a plan view of the FinFET device 100 after the processing step of FIGS. 14A and 14B is illustrated. For simplicity, not all features of the FinFET device 100 are illustrated. For example, the gate spacers 87, 20 the isolation regions 62, and the source/drain regions 80 are not illustrated in FIG. 15.

As illustrated in FIG. 15, the metal gates 97 (e.g., 97A/ 97B) straddle the semiconductor fins 64 (e.g., 64A/64B/ **64**C/**64**D). In subsequent processing, a metal gate cutting 25 process is performed to cut each of the metal gate 97 (e.g., 97B) into two separate metal gates (see, e.g., 97B\_1 and 97B\_2 in FIG. 17B). In the illustrated embodiment, a portion of the metal gates 97A/97B in a cut area 55 is removed, thereby separating each the metal gates 97A and 97B into 30 two separate metal gates. For example, after the metal gate cutting process, portions of the metal gate 97B over the semiconductor fins 64A and 64B form the metal gate 97B\_1, and portions of the metal gate 97B over the semiconductor fins **64**C and **64**D form the metal gate **97**B**\_2**. The metal gate 35 97B\_1 and the metal gate 97B\_2 may be controlled independently, e.g., by applying different control voltages to the metal gates **97**B**\_1** and **97**B**\_2**.

FIG. 15 illustrates a non-limiting example of the cut area 55. The number of cut areas 55, the size of cut areas 55, and 40 the location of cut areas 55 may be varied to achieve different cutting patterns and to form metal gates with different sizes and patterns. These and other variations of the cut areas 55 are fully intended to be included within the scope of the present disclosure. Discussions below use the 45 example of one cut area 55 as illustrated in FIG. 15, with the understanding that any number of cut areas may be used in the fabrication of the FinFET device 100.

FIGS. 16A-18B illustrate cross-sectional views of the FinFET device 100 in a subsequent metal gate cutting 50 process, in accordance with an embodiment. Referring now to FIGS. 16A and 16B, a mask layer 123, which may include a first hard mask layer 122 and a second hard mask layer 124, is formed over the FinFET device 100.

metal hard mask layer and the second hard mask layer 124 is a dielectric hard mask layer. The first hard mask layer 122 may be a masking material such as titanium nitride, titanium oxide, the like, or a combination thereof. The first hard mask layer 122 may be formed using a process such as ALD, 60 some embodime formed by a flow the second hard mask layer 124 may be used as a masking pattern for the first hard mask layer 124 may be used as a masking pattern for the first hard mask layer 124 may be used as a masking pattern for the first hard mask layer 124 may be used as a masking pattern for the first hard mask layer 124 may be used as a masking pattern for the first hard mask layer 124 may be used as a masking pattern for the first hard mask layer 124 may be used as a masking pattern for the first hard mask layer 124 may be used as a masking pattern for the first hard mask layer 124 may be used as a masking pattern for the first hard mask layer 124 may be used as a process ing steps, the second hard mask layer 124 may be used as a masking pattern for the first hard mask layer 124 may be used as a process ing steps, the second hard mask layer 124 may be used as a masking pattern for the first hard mask layer 125. In subsequent processing steps, the second hard mask layer 124 the metal gates the metal gates are formed over a mask layer 125 are formed over a mask layer 126 are formed over a mask layer 127 are formed over a mask layer 128 are formed over a mask layer 129 are formed over a mask layer 129 are formed over a mask layer 129 are formed over a mask layer 120 are formed over a mask layer 121 are formed over a mask layer 122 are formed over a mask layer 124 are formed over a mask layer 124 are formed over a mask layer 124 are formed over a mask l

**14** 

124 may be a masking material such as silicon nitride, silicon oxide, tetraethyl orthosilicate (TEOS),  $SiO_xC_y$ , the like, or a combination thereof. The second hard mask layer 124 may be formed using a process such as CVD, ALD, the like, or a combination thereof. In an embodiment, the first hard mask layer 122 comprises titanium nitride, and the second hard mask layer 124 comprises silicon nitride.

Next, a photoresist (not shown) is formed over the mask layer 123 and patterned. The pattern of the patterned photoresist is then transferred to the mask layer 123 using suitable methods, such as one or more anisotropic etching processes. As a result, a pattern 141 (e.g., an opening) is formed in the first hard mask layer 122 and the second hard mask layer 124. The pattern 141 corresponds to the cut area 55 in FIG. 15, and exposes portions of the metal gates 97A/97B within the cut area 55 (see FIG. 15). As illustrated in FIG. 16A, the pattern 141 also exposes the gate spacers 87 around the metal gates 97A/97B.

Next, as illustrated in FIGS. 16A and 16B, portions of the metal gates 97A/97B within the cut area 55 (see FIG. 15) and exposed by the pattern 141 are removed. A suitable etching process, such as an anisotropic etching process, may be performed to remove the exposed portions of the metal gates 97A/97B. After the portions of the metal gates 97A/97B within the cut area 55 are removed, recesses 140 (e.g., openings) are formed at locations where the removed portions of the metal gate 97A/97B used to be. As illustrated in FIG. 16B, the recesses 140 extend through the metal gates and expose portions of the isolation regions 62.

Next, as illustrated in FIGS. 17A and 17B, the recesses **140** are filled by a dielectric material **142**. Suitable materials for the dielectric material 142 may include silicon nitride, silicon oxynitride, silicon carbide, combinations thereof, and the like, formed by PVD, CVD, ALD, or other suitable deposition method. After the dielectric material **142** fills the recesses 140, each of the metal gates 97A/97B is separated into two separate metal gates. FIG. 17B shows the two separate metal gates 97B\_1 and 97B\_2 formed by cutting the metal gate 97B. As discussed above, the metal gate 97B\_1 in the region 200 may have different work function layers than the metal gate 97B<sub>2</sub> in the region 300. In the illustrated example of FIG. 17B, the metal gates 97B\_1 and 97B\_2 have the same structure, but the fins 64 in the regions 200 and 300 may have different materials to achieve different threshold voltages. For example, both the metal gate 97B\_1 and 97B\_2 have the gate dielectric layer 82, the first work function layer 84, the oxide layer 85, and the second work function layer **86**. However, the fins **64** in the region 200 may be formed of a material (e.g., Si) that is different from the material (e.g., SiGe) of the fins 64 in the region 300.

Next, a planarization process, such as a CMP process, may be performed to remove the first hard mask layer 122, the second hard mask layer 124, and portions of the dielectric material 142 over the upper surface of the second hard mask layer 124.

Next, as illustrated in FIGS. 18A and 18B, contacts 102 are formed over and electrically connected to the metal gates 97 and to the source/drain region 80. To form the contacts 102, a second ILD 95 is formed over the first ILD 90. In some embodiments, the second ILD 95 is a flowable film formed by a flowable CVD method. In some embodiments, the second ILD 95 is formed of a dielectric material such as PSG, BSG, BPSG, USG, or the like, and may be deposited by any suitable method, such as CVD and PECVD. Next, contact openings are formed through the first ILD 90 and/or the second ILD 95 to expose the source/drain regions 80 and the metal gates 97, which contact openings are then filled

with electrically conductive material(s) to form the contacts 102. In some embodiments, silicide regions 81 are formed over the source/drain regions 80 before the contact openings are filled. Details of forming the contacts 102 are discussed hereinafter.

In some embodiments, silicide regions **81** are formed over the source/drain regions **80**. Silicide regions **81** may be formed by first depositing a metal capable of reacting with semiconductor materials (e.g., silicon, germanium) to form silicide or germanide regions, such as nickel, cobalt, titanium, tantalum, platinum, tungsten, other noble metals, other refractory metals, rare earth metals or their alloys, over the source/drain regions **80**, then performing a thermal anneal process to form the silicide regions **81**. The unreacted portions of the deposited metal are then removed, 15 e.g., by an etching process. Although regions **81** are referred to as silicide regions, regions **81** may also be germanide regions, or silicon germanide regions (e.g., regions comprising silicide and germanide).

Next, a barrier layer 104 is formed lining sidewalls and 20 bottoms of the contact openings, and over the upper surface of the second ILD 95. The barrier layer 104 may comprise titanium nitride, tantalum nitride, titanium, tantalum, the like, and may be formed by ALD, PVD, CVD, or other suitable deposition method. Next, a seed layer 109 is formed 25 over the barrier layer 104. The seed layer 109 may be deposited by PVD, ALD or CVD, and may be formed of tungsten, copper, or copper alloys, although other suitable methods and materials may alternatively be used. Once the seed layer 109 has been formed, a conductive material 110 30 may be formed onto the seed layer 109, filling and overfilling the contact openings. The conductive material 110 may comprise tungsten, although other suitable materials such as aluminum, copper, tungsten nitride, rhuthenium, silver, gold, alloys of these, combinations thereof, and the like, may alternatively be utilized. Any suitable deposition method, such as PVD, CVD, ALD, plating (e.g., electroplating), and reflow, may be used to form the conductive material 110.

Once the contact openings have been filled, excess por- 40 tions of the barrier layer 104, seed layer 109, and conductive material 110 outside of the contact openings may be removed through a planarization process such as CMP, although any suitable removal process may be used. Contacts 102 are thus formed in the contact openings. The 45 contacts 102 are illustrated in a single cross-section as an example, the contacts 102 could be in different crosssections. In addition, in FIG. 18B, one contact 102 is shown connected to each of the two metal gate 97B\_1 and 97B\_2 as an example. The number and the location of the contacts 50 102 connected to each of the metal gates 97B\_1 and 97B\_2 may be changed without departing from the spirit of the present disclosure, these and other modifications are fully intended to be included within the scope of the present disclosure.

Variations to the disclosed embodiment are possible and are fully intended to be included within the scope of the present disclosure. For example, while two metal gates (e.g., 97A, 97B) are illustrated in FIG. 14A, more or less than two metal gates may be formed over the fin 64, and the thickness of the second work function layer 86 in each of the metal gates may be different, e.g., by performing the plasma process for each metal gate with different parameters (e.g., flow rate of nitrogen, duration of plasma process) while shielding the other metal gate from the plasma process. As 65 another example, the oxide layer 85 may be formed by depositing an oxide over the first work function layer 84

**16** 

(e.g., using CVD, PVD, ALD, or the like) instead of converting the surface layers of the first work function layer **84** into an oxide, this may be used when the material of the patterned mask layer **83** does not include oxygen.

FIG. 19 illustrates a flow chart 1000 of a method of fabricating a semiconductor device, in accordance with some embodiments. It should be understood that the embodiment method shown in FIG. 19 is merely an example of many possible embodiment methods. One of ordinary skill in the art would recognize many variations, alternatives, and modifications. For example, various steps as illustrated in FIG. 19 may be added, removed, replaced, rearranged and repeated.

Referring to FIG. 19, at step 1010, a first dummy gate structure and a second dummy gate structure are formed over a fin. At step 1020, a first dielectric layer is formed around the first dummy gate structure and around the second dummy gate structure. At step 1030, the first dummy gate structure and the second dummy gate structure are removed to form a first recess and a second recess in the first dielectric layer, respectively. At step 1040, a gate dielectric layer is formed in the first recess and the second recess. At step 1050, a first work function layer is formed over the gate dielectric layer in the first recess and in the second recess. At step 1060, the first work function layer is removed from the first recess. At step 1070, a surface layer of the first work function layer in the second recess is converted into an oxide. At step 1080, a second work function layer is formed in the first recess over the gate dielectric layer and in the second recess over the oxide.

Embodiments may achieve advantages. By controlling the thickness of the work function layer (e.g., 86) in the semiconductor device, the present disclosure provides mechanisms to easily tune the threshold voltage of the semiconductor device formed. In some embodiments, controlling the thickness of the work function layer (e.g., 86) in the semiconductor device, the present disclosure provides mechanisms to easily tune the threshold voltage of the semiconductor device formed. In some embodiments, controlling the thickness of the work function layer is achieved by tuning parameters of a plasma process used to remove the patterned mask layer (e.g., 83), and no addition processing step is needed to control the thickness of the work function layer in the semiconductor device, thereby achieving saving in the manufacturing cost and time.

In an embodiment, a method of forming a semiconductor device includes forming a first dummy gate structure and a second dummy gate structure over a fin; forming a first dielectric layer around the first dummy gate structure and around the second dummy gate structure; removing the first dummy gate structure and the second dummy gate structure to form a first recess and a second recess in the first dielectric layer, respectively; forming a gate dielectric layer in the first recess and the second recess; forming a first work function layer over the gate dielectric layer in the first recess and in the second recess; removing the first work function layer from the first recess; converting a surface layer of the first work function layer in the second recess into an oxide; and 55 forming a second work function layer in the first recess over the gate dielectric layer and in the second recess over the oxide. In an embodiment, the second work function layer in the second recess over the oxide is thicker than the second work function layer in the first recess over the gate dielectric layer. In an embodiment, the method further comprises filling the first recess and the second recess with a conductive material to form a first metal gate and a second metal gate, respectively. In an embodiment, removing the first work function layer from the first recess comprises: forming a patterned mask layer in the second recess to cover the first work function layer in the second recess, wherein the first work function layer in the first recess is exposed by the

patterned mask layer; performing an etching process to remove the exposed first work function layer in the first recess; and after performing the etching process, performing a plasma process to remove the patterned mask layer in the second recess. In an embodiment, performing the etching 5 process comprises performing a wet etch process using an etchant that is selective to a material of the first work function layer. In an embodiment, the patterned mask layer comprises oxygen, and the plasma process generates oxygen species from the patterned mask layer, wherein converting the surface layer of the first work function layer comprises converting the surface layer of the first work function layer into the oxide using the oxygen species from the patterned mask layer. In an embodiment, converting the surface layer of the first work function layer and performing the plasma 15 process are performed in a same processing step. In an embodiment, forming the first work function layer comprises forming a p-type work function layer. In an embodiment, forming the second work function layer comprises forming an n-type work function layer. In an embodiment, 20 the second work function layer in the first recess has a first thickness different from a second thickness of the second work function layer in the second recess. In an embodiment, the first work function layer is formed using titanium silicon nitride, the second work function layer is formed using 25 aluminum-doped titanium carbide, and the oxide is silicon oxide.

In an embodiment, a method of forming a semiconductor device includes forming a first dummy gate and a second dummy gate over a fin; forming an interlayer dielectric layer 30 (ILD) around the first dummy gate and the second dummy gate; and replacing the first dummy gate and the second dummy gate with a first metal gate and a second metal gate, respectively, wherein the replacing comprises: removing the first dummy gate and the second dummy gate to form a first 35 recess and a second recess in the ILD, respectively; forming a gate dielectric layer in the first recess and in the second recess; forming a first work function layer in the second recess over the gate dielectric layer, wherein the gate dielectric layer in the first recess is exposed by the first work 40 function layer; forming a second work function layer in the first recess and in the second recess using a same deposition process, wherein the second work function layer is formed to be thicker in the second recess than in the first recess; and filling the first recess and the second recess with a conduc- 45 tive material. In an embodiment, forming the first work function layer in the second recess comprises: depositing the first work function layer in the first recess and in the second recess; forming a patterned mask layer to cover the first work function layer in the second recess; removing the first 50 work function layer in the first recess; and removing the patterned mask layer. In an embodiment, the patterned mask layer comprises oxygen, wherein removing the patterned mask layer comprises performing a plasma process to remove the patterned mask layer, wherein the plasma pro- 55 cess coverts a surface layer of the first work function layer into an oxide. In an embodiment, gases used in the plasma process are free of oxygen. In an embodiment, the plasma process is performed using gases comprising nitrogen, wherein the method further comprises changing a thickness 60 of the second work function layer in the second recess by changing a flow rate of the nitrogen in the plasma process or by changing a duration of the plasma process.

In an embodiment, a semiconductor device includes a first metal gate structure over a fin, wherein the first metal gate 65 structure comprises a gate dielectric layer over the fin, a first work function layer over and contacting the gate dielectric **18** 

layer, an oxide over the first work function layer, a second work function layer over the oxide, and a fill metal over the second work function layer; a second metal gate structure over the fin and adjacent to the first metal gate structure, wherein the second metal gate structure comprises the gate dielectric layer over the fin, the second work function layer over and contacting the gate dielectric layer, and the fill metal over the second work function layer, wherein the second work function layer of the first metal gate structure is thicker than the second work function layer of the second metal gate structure; and a source/drain region over the fin and between the first metal gate structure and the second metal gate structure. In an embodiment, the first work function layer comprises titanium silicon nitride, and the second work function layer comprises aluminum-doped titanium carbide. In an embodiment, the second work function layer of the first metal gate structure has a first thickness, and the second work function layer of the second metal gate structure has a second thickness, the first thickness is larger than the second thickness by about 2 angstroms to about 3 angstroms. In an embodiment, the first metal gate structure and the second metal gate structure are in a same p-type device region or a same n-type device region.

The foregoing outlines features of several embodiments so that those skilled in the art may better understand the aspects of the present disclosure. Those skilled in the art should appreciate that they may readily use the present disclosure as a basis for designing or modifying other processes and structures for carrying out the same purposes and/or achieving the same advantages of the embodiments introduced herein. Those skilled in the art should also realize that such equivalent constructions do not depart from the spirit and scope of the present disclosure, and that they may make various changes, substitutions, and alterations herein without departing from the spirit and scope of the present disclosure.

What is claimed is:

- 1. A semiconductor device comprising:
- a fin protruding above a substrate;
- a first metal gate structure over the fin, wherein the first metal gate structure comprises a gate dielectric layer over the fin, a first work function layer over and contacting the gate dielectric layer, an oxide layer over the first work function layer, a second work function layer over the oxide layer, and a fill metal over the second work function layer;
- a second metal gate structure over the fin and adjacent to the first metal gate structure, wherein the second metal gate structure is spaced apart from the first metal gate structure, wherein the second metal gate structure comprises the gate dielectric layer over the fin, the second work function layer over and contacting the gate dielectric layer, and the fill metal over the second work function layer, wherein the second work function layer of the first metal gate structure is thicker than the second work function layer of the second metal gate structure; and
- a source/drain region over the fin and between the first metal gate structure and the second metal gate structure.
- 2. The semiconductor device of claim 1, wherein the oxide layer is hydrophobic.
- 3. The semiconductor device of claim 1, wherein the first work function layer is an n-type work function material, and the second work function layer is a p-type work function material.

- 4. The semiconductor device of claim 3, wherein the first metal gate structure and the second metal gate structure are in a same n-type device region of the semiconductor device.
- 5. The semiconductor device of claim 1, wherein the oxide layer comprise an oxide of a material of the first work 5 function layer.
- 6. The semiconductor device of claim 5, wherein the first work function layer comprises titanium silicon nitride, and the oxide layer comprises silicon oxide.
- 7. The semiconductor device of claim 6, wherein the 10 second work function layer comprises aluminum-doped titanium carbide.
- **8**. The semiconductor device of claim 7, wherein an intensity of aluminum diffused from the second work function layer into the gate dielectric layer of the first metal gate 15 structure, measured using X-ray fluorescence (XRF) technology, is between about 7.57 kilo counts per second (kcps) and about 7.84 kcps.
- 9. The semiconductor device of claim 1, wherein the second work function layer of the first metal gate structure 20 is thicker than the second work function layer of the second metal gate structure by about 2 angstroms to about 3 angstroms.
- 10. The semiconductor device of claim 1, further comprising:
  - a first dielectric layer over the substrate around the first metal gate structure and around the second metal gate structure;
  - a second dielectric layer over the first dielectric layer; first contact plugs extending through the second dielectric 30 layer and electrically coupled to the first metal gate structure and the second metal gate structure; and
  - a second contact plug extending through the first dielectric layer and the second dielectric layer, the second contact plug being electrically coupled to the source/ 35 drain region.
  - 11. A semiconductor device comprising:
  - a fin protruding above a substrate;
  - a first metal gate structure over the fin, wherein the first metal gate structure comprises:
    - a gate dielectric material over an upper surface and sidewalls of the fin;
    - a first work function material over and directly physically contacting the gate dielectric material;
    - a second work function material over the first work 45 function material; and
  - a fill metal over the second work function material; and a second metal gate structure over the fin and extending in parallel with the first metal gate structure, wherein

the second metal gate structure comprises:

- the gate dielectric material over the upper surface and the sidewalls of the fin;
- the second work function material over and directly contacting the gate dielectric material; and
- the fill metal over the second work function material, 55 wherein a first thickness of the second work function material of the first metal gate structure is larger than

**20** 

- a second thickness of the second work function material of the second metal gate structure.
- 12. The semiconductor device of claim 11, wherein the first metal gate structure further comprises an oxide layer between the first work function material and the second work function material.
- 13. The semiconductor device of claim 12, wherein the oxide layer comprises an oxide of the first work function material.
- 14. The semiconductor device of claim 13, wherein the first work function material is an n-type work function material, and the second work function material is a p-type work function material.
- 15. The semiconductor device of claim 11, further comprising a source/drain region over the fin and between the first metal gate structure and the second metal gate structure.
- 16. The semiconductor device of claim 15, further comprising:
  - a dielectric layer around the first metal gate structure and the second metal gate structure; and
  - a contact in the dielectric layer and electrically coupled to the source/drain region.
  - 17. A semiconductor device comprising:
  - a first gate structure over a fin that protrudes above a substrate, wherein the first gate structure comprises:
    - a gate dielectric material over the fin;
    - a first work function material over and contacting the gate dielectric material;
    - an oxide layer over the first work function material;
    - a second work function material over the oxide layer; and
  - a fill metal over the second work function material; and a second gate structure over the fin and adjacent to the first gate structure, wherein the second gate structure extends parallel to the first gate structure and is spaced apart from the first gate structure, wherein the second gate structure comprises:
    - the gate dielectric material over the fin;
    - the second work function material over and contacting the gate dielectric material; and
    - the fill metal over the second work function material.
- 18. The semiconductor device of claim 17, wherein the second work function material of the first gate structure is thicker than the second work function material of the second gate structure.
- 19. The semiconductor device of claim 18, wherein the oxide layer comprises an oxide of the first work function material.
- 20. The semiconductor device of claim 17, wherein the first work function material comprises titanium silicon nitride, the oxide layer comprises silicon oxide, and the second work function material comprises aluminum-doped titanium carbide.

\* \* \* \* \*

## UNITED STATES PATENT AND TRADEMARK OFFICE

## CERTIFICATE OF CORRECTION

PATENT NO. : 11,527,447 B2

APPLICATION NO. : 17/127325

DATED : December 13, 2022 INVENTOR(S) : Shao-Jyun Wu

It is certified that error appears in the above-identified patent and that said Letters Patent is hereby corrected as shown below:

In the Claims

Claim 11, Column 19, Lines 43-44; delete "physically".

Signed and Sealed this

Thirty-first Day of January, 2023

Latvania Latvania Latvania

Katherine Kelly Vidal

Director of the United States Patent and Trademark Office