#### US010061705B2 ### (12) United States Patent Gschwind et al. # (54) IDENTIFYING INSTRUCTIONS FOR DECODE-TIME INSTRUCTION OPTIMIZATION GROUPING IN VIEW OF CACHE BOUNDARIES (71) Applicant: INTERNATIONAL BUSINESS MACHINES CORPORATION, Armonk, NY (US) (72) Inventors: Michael K. Gschwind, Westchester, NY (US); Valentina Salapura, Chappaqua, NY (US) (73) Assignee: International Business Machines Corporation, Armonk, NY (US) (\*) Notice: Subject to any disclaimer, the term of this patent is extended or adjusted under 35 U.S.C. 154(b) by 139 days. This patent is subject to a terminal dis- claimer. (21) Appl. No.: 14/734,862 (22) Filed: Jun. 9, 2015 (65) Prior Publication Data US 2016/0139927 A1 May 19, 2016 #### Related U.S. Application Data - (63) Continuation of application No. 14/543,434, filed on Nov. 17, 2014. - (51) **Int. Cl.** G06F 9/30 (2018.01) G06F 12/0875 (2016.01) G06F 9/38 (2018.01) (52) **U.S. Cl.** CPC ..... *G06F 12/0875* (2013.01); *G06F 9/30101* (2013.01); *G06F 9/382* (2013.01); *G06F 9/3853* (2013.01); *G06F 2212/452* (2013.01) ### (10) Patent No.: US 10,061,705 B2 (45) Date of Patent: \*Aug. 28, 2018 #### (58) Field of Classification Search None See application file for complete search history. #### (56) References Cited #### U.S. PATENT DOCUMENTS 6,286,094 B1 9/2001 Derrick et al. 6,418,527 B1\* 7/2002 Rozenshein ...... G06F 9/30018 712/204 (Continued) #### FOREIGN PATENT DOCUMENTS CN 103365626 10/2013 CN 103365628 10/2013 (Continued) #### OTHER PUBLICATIONS Patel et al.; Replay: A Hardware Framework for Dynamic Optimization; 2001; IEEE.\* (Continued) Primary Examiner — Corey S Faherty (74) Attorney, Agent, or Firm — Michael R. Long; Steven L. Bennett #### (57) ABSTRACT A technique for processing instructions includes examining instructions in an instruction stream of a processor to determine properties of the instructions. The properties indicate whether the instructions may belong in an instruction sequence subject to decode-time instruction optimization (DTIO). Whether the properties of multiple ones of the instructions are compatible for inclusion within an instruction sequence of a same group is determined. The instructions with compatible ones of the properties are grouped into a first instruction group. The instructions of the first instruction group are decoded subsequent to formation of the first instruction group. Whether the first instruction group actually includes a DTIO sequence is verified based on the decoding. Based on the verifying, DTIO is performed on the (Continued) CN | instructions of the first instruction group or is not performed | |-----------------------------------------------------------------| | on the instructions of the first instruction group. | #### 10 Claims, 11 Drawing Sheets | (56) | | | Referen | ces Cited | | | |-----------------------|------------------------|------|----------|--------------------------------------|--|--| | U.S. PATENT DOCUMENTS | | | | | | | | | 6,490,612 | B1 * | 12/2002 | Jones G06F 9/4887<br>718/103 | | | | | 6,775,787 | B2 | 8/2004 | | | | | | , , | | | Lee | | | | | 7,140,019 | B2* | 11/2006 | May G06F 8/445 | | | | | 7,269,715 | B2 * | 9/2007 | 718/102<br>Le G06F 9/3802<br>712/215 | | | | | 7,340,589 | B2 * | 3/2008 | Kudo G06F 9/3016<br>712/200 | | | | | 7,711,927 | B2 * | 5/2010 | Sartorius G06F 9/30047 712/207 | | | | | 8,095,777 | | 1/2012 | Blaner et al. | | | | | 8,127,115 | B2 | 2/2012 | Doing et al. | | | | | 8,166,279 | B2 | 4/2012 | Blaner et al. | | | | | 8,607,211 | | | Blainey et al. | | | | | 8,615,745 | | | Blainey et al. | | | | | 8,667,476 | B1 * | 3/2014 | Jung | | | | | 9,063,759 | B2 | 6/2015 | Gschwind | | | | | 9,075,636 | B2 | 7/2015 | Gschwind | | | | | 9,250,904 | B2 | 2/2016 | Gschwind et al. | | | | | 9,268,572 | B2 | 2/2016 | Gschwind et al. | | | | | 9,280,348 | | 3/2016 | Gschwind | | | | | 9,280,349 | | 3/2016 | Gschwind | | | | | 9,292,291 | B2 | 3/2016 | Gschwind et al. | | | | | 9,298,464 | | 3/2016 | Gschwind et al. | | | | | 9,311,093 | | | Gschwind et al. | | | | | 9,323,530 | | | Gschwind et al. | | | | | 9,329,869 | | | Gschwind et al. | | | | | 9,348,596 | | | Gschwind | | | | | 9,354,874 | | | Gschwind et al. | | | | | 9,354,888 | | | Gschwind et al. | | | | | 9,361,108 | | | Gschwind | | | | | 9,372,695 | | | Gschwind | | | | | 9,378,022 | | | Gschwind et al. | | | | | 9,384,000 | | | Gschwind et al. | | | | | 9,411,589 | | | Gschwind et al. | | | | | 9,424,036 | | | Gschwind et al. | | | | | 9,424,037 | | | Gschwind et al. | | | | | 9,477,474 | | | Gschwind | | | | | 9,513,915 | | _ | Gschwind et al. | | | | | 9,513,916 | | | Gschwind et al. | | | | | 9,678,756 | | | Gschwind | | | | 200 | 9,678,757 | | | Gschwind Pozonshoin et al | | | | | 2/0056035 | | | Rozenshein et al. | | | | | 8/0016249 | | | Ellis et al. | | | | | 9/0319739 | | | Shpeisman et al. | | | | | 0/0146247 | | 6/2010 | Ban | | | | | 0/0153953<br>4/0013060 | | | Adl-Tabatabai et al. | | | | /III | Z1/1 | /3 I | 1/7111/1 | Brev et 91 | | | 1/2014 Frey et al. 2014/0013060 A1 #### FOREIGN PATENT DOCUMENTS 12/2014 | CN | 104252336 | 12/2014 | |----|--------------|---------| | CN | 104884145 | 9/2015 | | CN | 105453031 | 3/2016 | | CN | 105593807 | 5/2016 | | DE | 102012216592 | 4/2013 | | DE | 102013204420 | 10/2013 | | DE | 102013205059 | 10/2013 | | DE | 102014109083 | 12/2014 | | DE | 112013001711 | 12/2014 | | DE | 112013001735 | 2/2015 | | DE | 112013001747 | 2/2015 | | EP | 2805516 | 11/2014 | | GB | 2495363 | 4/2013 | | GB | 2513813 | 11/2014 | | GB | 2514043 | 11/2014 | | GB | 2514044 | 11/2014 | | GB | 2530454 | 3/2016 | | WO | 2013144731 | 10/2013 | | WO | 2013144732 | 10/2013 | | WO | 2013144734 | 10/2013 | | WO | 2014090085 | 6/2014 | | WO | 2014090093 | 6/2014 | | WO | 2014208054 | 12/2014 | | | | | 104205820 #### OTHER PUBLICATIONS Guillouard, S. "Parallel Stack Decoding for MIMO schemes", Jul. 30, 2009. Pearce, R. "Means for Decoding Complex Condition Indications from Simple Displays", Jul. 10, 2013. Cain et al. "Robust Architectural Support for Transactional Memory in the Power Architecture." ACM SIGARCH Computer Architecture News 41.3 (2013) pp. 225-236. Harlod T. Cain et al., U.S. Appl. No. 14/309,443, Filing Date: 16/19/2014, Non-Final Office Action dated Jan. 21, 2016. Harlod T. Cain et al., U.S. Appl. No. 14/309,443, Filing Date: 16/19/2014, Non-Final Office Action dated Jul. 22, 2016. Harlod T. Cain et al., U.S. Appl. No. 14/309,443, Filing Date: 16/19/2014, Final Office Action dated Nov. 18, 2016. Harlod T. Cain et al., U.S. Appl. No. 14/309,443, Filing Date: 16/19/2014, Notive of Allowance dated Feb. 28, 2017. Harlod Cain et al., U.S. Appl. No. 14/487,744, filed Sep. 16, 2014, Non-Final Office Action dated Jan. 21, 2016. Harlod Cain et al., U.S. Appl. No. 14/481,744, filed Sep. 16, 2014, Non-Final Office Action dated Jul. 22, 2016. Harlod Cain et al., U.S. Appl. No. 14/487,744, filed Sep. 16, 2014, Final Office Action dated Nov. 18, 2016. Harlod Cain et al., U.S. Appl. No. 14/487,744, filed Sep. 16, 2014, Notice of Allowance dated Feb. 28, 2017. Michael K. Gschwind et al., U.S. Appl. No. 14/543,434, filed Nov. 17, 2014, Non-Final Office Action dated Dec. 6, 2016. Michael K. Gschwind et al., U.S. Appl. No. 14/543,434, filed Nov. 17, 2014, Final Office Action dated Apr. 11, 2017. Michael K. Gschwind et al., U.S. Appl. No. 14/543,533, filed Nov. 17, 2014, Non-Final Office Action dated Dec. 6, 2016. Michael K. Gaebyrind et al. IJS. Appl. No. 14/542 522, filed Nov. Michael K. Gschwind et al., U.S. Appl. No. 14/543,533, filed Nov. 17, 2014, Notice of Allowance dated Apr. 11, 2017. Michael K. Gschwind et al., U.S. Appl. No. 14/734,825, filed Jun. 9, 2015, Non-Final Office Action dated Jun. 9, 2015. Michael K. Gschwind et al., U.S. Appl. No. 14/734,825, filed Jun. 9, 2015, Notice of Allowance dated Apr. 11, 2017. <sup>\*</sup> cited by examiner ## IDENTIFYING INSTRUCTIONS FOR DECODE-TIME INSTRUCTION OPTIMIZATION GROUPING IN VIEW OF CACHE BOUNDARIES This application is a continuation of U.S. patent application Ser. No. 14/543,434, entitled "TECHNIQUES FOR IDENTIFYING INSTRUCTIONS FOR DECODE-TIME INSTRUCTION OPTIMIZATION GROUPING IN VIEW OF CACHE BOUNDARIES," filed Nov. 17, 2014, the <sup>10</sup> disclosure of which is incorporated herein by reference in its entirety for all purposes. #### **BACKGROUND** The disclosure is generally directed to the processing of instructions by a processor, and in particular, to techniques for optimizing the execution of instructions. More particularly, the present disclosure is directed to techniques for identifying instructions for decode-time instruction optimization grouping in view of cache boundaries. Traditionally, processors employed in conventional computer systems (data processing systems) executed program instructions one at a time in sequential order. The process of executing a single instruction has usually included several 25 sequential steps. A first step generally involved fetching the instruction from a storage device. A second step generally involved decoding the instruction and assembling any operands. A third step generally involved executing the instruction and storing the results. Some processors have been 30 designed to perform each step in a single processor clock cycle. Other processors have been designed so that the number of processor clock cycles per step depends on the instruction. Modern data processing systems commonly use an instruction cache memory (cache) to temporarily store 35 blocks of instructions. As is known, caches are buffers that store information retrieved from main memory to facilitate accessing the information with lower latency. If a processor locates a desired instruction (or data) in a cache, a 'cache hit' occurs, and instruction execution speed is generally 40 increased as cache tends to be faster than main memory. However, if a cache does not currently store a desired instruction (or data), a 'cache miss' occurs, and a block that includes the desired instruction (or data) must be brought into the cache (i.e., retrieved from main memory). Fetching instructions from cache (or main memory) is normally controlled by a program counter. Contents of a program counter typically indicate a starting memory address from which a next instruction or instructions is to be fetched. Depending on processor design, each instruction 50 may have a fixed length or a variable length. For example, a processor may be designed such that all instructions have a fixed length of thirty-two bits (i.e., four bytes). Fixed length instruction formats tend to simplify the instruction decode process. Modern data processing systems commonly 55 use a technique known as pipelining to improve performance. Pipelining involves the overlapping of sequential steps of an execution process. For example, while a processor is performing an execution step for one instruction, the processor may simultaneously perform a decode step for a 60 second instruction and a fetch of a third instruction. As such, pipelining can decrease execution time for an instruction sequence. Superpipelined processors attempt to further improve performance by overlapping the sub-steps of the three sequential steps discussed above. Another technique for improving processor performance involves executing two or more instructions in parallel. 2 Processors that execute two or more instructions in parallel are generally referred to as superscalar processors. The ability of a superscalar processor to execute two or more instructions simultaneously depends on the particular instructions being executed. For example, two instructions that both require use of a same processor resource (e.g., a same floating point unit (FPU)) cannot be executed simultaneously, as a resource conflict would occur. Two instructions that both require use of the same processor resource cannot usually be combined or grouped with each other for simultaneous execution, but must usually be executed alone or grouped with other instructions. Additionally, an instruction that depends on the result produced by execution of a previous instruction cannot usually be grouped with the previous instruction. An instruction that depends on the result of the previous instruction is said to have a data dependency on the previous instruction. Similarly, an instruction may have a procedural dependency on a previous instruction that prevents the instructions from being grouped in a same group. For example, an instruction that follows a branch instruction cannot usually be grouped with the branch instruction, since the execution of the instruction depends on whether the branch is taken. #### **BRIEF SUMMARY** According to one embodiment, a technique for processing instructions includes examining instructions in an instruction stream of a processor to determine properties of the instructions. The properties indicate whether the instructions may belong in an instruction sequence subject to decodetime instruction optimization (DTIO). Whether the properties of multiple ones of the instructions are compatible for inclusion within an instruction sequence of a same group is determined. The instructions with compatible ones of the properties are grouped into a first instruction group. The instructions of the first instruction group are decoded subsequent to formation of the first instruction group. Whether the first instruction group actually includes a DTIO sequence is verified based on the decoding. In response to the first instruction group actually including a DTIO sequence based on the verifying, DTIO is performed on the instructions of the first instruction group. In response to the first instruction group not actually including a decode-time instruction optimization sequence based on the verifying, DTIO is not performed on the instructions of the first instruction group. According to another embodiment, a technique for identifying instructions for grouping includes examining instructions in an instruction sequence of a processor to determine properties of the instructions. Whether adjacent ones of the instructions should be grouped in a same instruction group is indicated based on the properties. In response to an instruction in the instruction stream corresponding to a boundary instruction (i.e., a last instruction before a cache boundary or a first instruction after the cache boundary), a last property of the last instruction and a first property of the first instruction and the first property of the first instruction are indicated to facilitate instruction grouping. The above summary contains simplifications, generalizations and omissions of detail and is not intended as a comprehensive description of the claimed subject matter but, rather, is intended to provide a brief overview of some of the functionality associated therewith. Other systems, methods, functionality, features and advantages of the claimed subject matter will be or will become apparent to one with skill in the art upon examination of the following figures and detailed written description. The above as well as additional objectives, features, and advantages of the present invention will become apparent in the following detailed written description. #### BRIEF DESCRIPTION OF THE DRAWINGS The description of the illustrative embodiments is to be read in conjunction with the accompanying drawings, 10 wherein: FIG. 1 is a diagram of a relevant portion of an exemplary data processing system environment that includes a data processing system that is configured to group instructions for decode-time instruction optimization (DTIO), according 15 to the present disclosure; FIG. 2A is a diagram of relevant portions of an exemplary processor implemented in the data processing system of FIG. 1; FIG. 2B is a flowchart of an exemplary instruction group 20 formation process; FIG. 2C is a flowchart of an exemplary DTIO process; FIG. 3 is a diagram of an exemplary instruction sequence that illustrates multiple instruction groups in which one of the instruction groups includes instructions that can be fused 25 due to how the instruction groups were formed; FIG. 4 is a diagram of an exemplary instruction sequence that illustrates multiple instruction groups in which none of the instruction groups includes instructions that can be fused due to how the instruction groups were formed; FIG. 5 is a diagram of an exemplary instruction sequence that illustrates multiple instruction groups that have boundaries that were created based on fusion instruction candidates; that illustrates multiple single instruction groups, whose boundaries were created based on fusion candidates, that may reduce processor performance; FIG. 7A is a flowchart of another exemplary instruction group formation process; FIG. 7B is a flowchart of an exemplary process for analyzing instructions and creating instruction property information that is implemented by a predecode unit, according to the present disclosure; FIG. 7C is a flowchart of an exemplary instruction pro- 45 cessing from instruction fetch to execution; FIG. 7D is a diagram illustrating cache boundaries that separate instructions that are potential fusion candidates; FIG. 8 depicts an instruction sequence where each of the instructions include a first indicator and a second indicator, according to one embodiment of the present disclosure; and FIG. 9 is a flowchart of an exemplary process for analyzing instructions and creating instruction property information that is implemented by a predecode unit, configured according to one embodiment of the present disclosure. #### DETAILED DESCRIPTION The illustrative embodiments provide a method, a processor, and a data processing system configured to identify 60 instructions for decode-time instruction optimization (DTIO) grouping in view of cache boundaries (e.g., cache sector boundaries and cache line boundaries). In the following detailed description of exemplary embodiments of the invention, specific exemplary embodi- 65 ments in which the invention may be practiced are described in sufficient detail to enable those skilled in the art to practice the invention, and it is to be understood that other embodiments may be utilized and that logical, architectural, programmatic, mechanical, electrical and other changes may be made without departing from the spirit or scope of the present invention. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined by the appended claims and equivalents thereof. It is understood that the use of specific component, device and/or parameter names are for example only and not meant to imply any limitations on the invention. The invention may thus be implemented with different nomenclature/terminology utilized to describe the components/devices/parameters herein, without limitation. Each term utilized herein is to be given its broadest interpretation given the context in which that term is utilized. As used herein, the term 'coupled' may encompass a direct connection between components or elements or an indirect connection between components or elements utilizing one or more intervening components or elements. As may be used herein, the term 'system memory' is synonymous with the term 'main memory' and does not include 'cache' or 'cache memory'. While various instructions of the POWER instruction set architecture (ISA) are referenced herein, it should be appreciated that the present disclosure is not limited to the POWER ISA. In general, a superscalar processor must be able to determine whether two or more given instructions can be grouped. Since a grouping determination that does not employ speculation cannot be made without first decoding instructions, grouping determinations have commonly been made by an instruction decode unit as instructions are fetched from cache. Compiler techniques may also be used to assist an instruction decode unit in determining (as instructions are fetched from cache) whether two or more FIG. 6 is a diagram of an exemplary instruction sequence 35 instructions can be executed in parallel. When a processor decodes instructions from cache there are penalties that may be incurred. A first penalty occurs during an instruction cache miss. A cache miss delays execution time as instructions must first be fetched from main memory (which 40 typically has a much greater access latency than cache) and then decoded. Additionally, decoding on-the-fly significantly slows the speed of instruction execution, since execution of the instruction must wait for the instruction decode unit (with the aid of compilers and software in some systems) to decide if there are any data dependencies, procedural dependencies, and/or resource conflicts (before dispatching instructions for optimal simultaneous execution). > To speed-up instruction execution time, some compiler systems have attempted to gather information regarding the feasibility of grouping instructions for simultaneous dispatch, prior to the instructions being fetched from an instruction cache (or combination instruction and data cache). Compiler systems that gather grouping information may 55 facilitate simplification of instruction decode unit hardware. To gather information prior to instructions being fetched from cache, some conventional superscalar processor system architectures utilize software compilers when generating machine instructions from source code to determine (in advance of fetching the instruction from cache) whether groups of instructions can be dispatched simultaneously to processor functional units. Such conventional systems may then encode one or more bits in an actual instruction operational code (opcode) to be utilized by the instruction decode unit hardware. There are a number of disadvantages associated with compiler predecode techniques. A first disadvantage of compiler predecode techniques is that predecode information is employed as part of an ISA, which means that every possible processor implementation must interpret the predecode information identically to have compiled code perform optimally. In this case, flexibility for every possible processor implementation to optimize the number and encoding of the predecoded information in opcode is sacrificed. A second disadvantage of compiler predecode techniques is that performance improvements in superscalar instruction execution can only be realized on code that was 1 generated with compilers that are modified to correctly predecode instructions and encode the opcode bits correctly. A third disadvantage is that the compiler predecode techniques require using bits in an actual instruction opcode, which reduces the amount of information that can otherwise 15 be encoded (restricting how many bits of predecode information can practically be used by the system). A known data processing system implements a predecode unit, coupled between main memory and cache, that produces predecode bits for instructions as the instructions are 20 copied from the main memory to the cache. The predecode unit includes two paths for transporting instruction information: a predecode path and an instruction path. The instruction path buffers instructions sent from main memory to cache as information from the instructions are decoded in 25 the predecode path. The predecode path detects what type of instructions are filling a cache miss and detects whether two instructions can be grouped. The predecode information is stored in cache, along with the instruction pairs as predecode bits. Predecode bits may be stored with instruction pairs in 30 individual predecode-bit storage or the predecode bits may be stored elsewhere in the system for optimum utilization. Due to the desire for high-frequency and relatively short processor pipelines in modern processors, it is desirable to perform limited instruction analysis in a predecode stage. As 35 mentioned above, limited predecode information may be utilized for instruction group formation. To avoid suboptimal group formation, it would be desirable for predecode information to have a global context. However, global analysis may not be possible in a predecode stage, as 40 instruction information may not be available (e.g., a predecode stage may not have instruction visibility across cache boundaries, such as cache line, cache sector, or cache subline boundaries). Accordingly, decisions on group formation may have to be made based on limited information, which 45 may lead to significantly degraded group quality and overall processor performance degradation rather than the sought after improvement to be delivered by decode-time instruction optimization (DTIO). According to aspects of the present disclosure, feedback is provided on speculative group 50 formation to reduce the possibility of group formation leading to overall processor performance degradation. According to an embodiment of the present disclosure, a first analysis classifies instructions based on instruction classes, e.g., whether an instruction is a candidate for being 55 a first instruction in a DTIO two-instruction group or a second instruction in a two-instruction group. According to various embodiments, a group that includes first and second instructions is only formed when a suitable combination of first and second instructions is found (e.g., at the expense of 60 other criteria). According to one aspect, a group formation unit may group two instructions that have not conventionally been a DTIO candidate sequence. In one or more embodiments, whether a DTIO grouping is performed may be based on exhaustive analysis that provides feedback on the desirability of past DTIO groups for an instruction pair. More detailed group analysis may offer several sets of information 6 (e.g., compatible classes, instruction hashes, and/or instruction operand hashes) to facilitate identification of relationships between instruction candidates. As the sets of information require only a limited exchange of information and limited logic to combine (e.g., a single AND gate), comparatively far more information may be utilized in an instruction grouping decision, by predecoding partial information to identify candidates for combination during predecode and combining the predecoded information during group formation. However, depending on specific code sequences used by an application, one or more code patterns may trigger group formation for DTIO when DTIO does not apply or DTIO does not offer an advantage. That is, DTIO may degrade processor performance instead of improving processor performance. Feedback has not traditionally been used to determine a best processor operation mode. In accordance with one or more embodiments of the present disclosure, feedback is employed to determine whether DTIO is effective at improving performance. In one embodiment, feedback is tracked at a hardware core level. In another embodiment, feedback is tracked at a hardware thread level. In other embodiments, feedback may be updated by hardware and/or context switched with partitions, processes, and/or threads. According to one aspect of the present disclosure, a cost function is employed to determine whether speculative micro-architectural optimization (i.e., DTIO) has been empirically successful. In response to the cost function indicating the speculative micro-architectural optimization has not been successful in improving processor performance, the speculative micro-architectural optimization is discontinued. With reference to FIG. 1, an exemplary data processing environment 100 is illustrated that includes a data processing system 110 that is configured, according to one or more embodiments of the present disclosure, to identify instructions for decode-time instruction optimization (DTIO) grouping, for example, in view of cache boundaries. Data processing system 110 may take various forms, such as workstations, laptop computer systems, notebook computer systems, desktop computer systems or servers and/or clusters thereof. Data processing system 110 includes one or more processing units or processors 102 (each of which may include one or more processor cores for executing program code) coupled to a data storage subsystem 104, optionally a display 106, one or more input devices 108, and a network adapter 109. Data storage subsystem 104 may include, for example, application appropriate amounts of various memories (e.g., dynamic random access memory (DRAM), static RAM (SRAM), and read-only memory (ROM)), and/or one or more mass storage devices, such as magnetic or optical disk drives. Data storage subsystem 104 includes one or more operating systems (OSs) 114 for data processing system 110. Data storage subsystem 104 may also include application programs, such as a browser 112 (which may optionally include customized plug-ins to support various client applications), a hypervisor (or virtual machine monitor (VMM)) 116 for managing one or more virtual machines (VMs) 120 as instantiated by different OS images, and other applications (e.g., a word processing application, a presentation application, and an email application) 118. Display 106 may be, for example, a cathode ray tube (CRT) or a liquid crystal display (LCD). Input device(s) 108 of data processing system 110 may include, for example, a mouse, a keyboard, haptic devices, and/or a touch screen. Network adapter 109 supports communication of data pro- cessing system 110 with one or more wired and/or wireless networks utilizing one or more communication protocols, such as 802.x, HTTP, simple mail transfer protocol (SMTP), etc. Data processing system 110 is shown coupled via one or more wired or wireless networks, such as the Internet 122, to various file servers 124 and various web page servers 126 that provide information of interest to the user of data processing system 110. Data processing environment 100 also includes one or more data processing systems (DPSs) 150 that are configured in a similar manner as data processing system 110. In general, data processing systems 150 represent data processing systems that are remote to data processing system 110 and that may execute OS images that may be linked to one or more OS images executing on data processing system 110. Those of ordinary skill in the art will appreciate that the hardware components and basic configuration depicted in FIG. 1 may vary. The illustrative components within data processing system 110 are not intended to be exhaustive, but rather are representative to highlight components that may 20 be utilized to implement the present invention. For example, other devices/components may be used in addition to or in place of the hardware depicted. The depicted example is not meant to imply architectural or other limitations with respect to the presently described embodiments. With reference to FIG. 2A, relevant portions of processor 102 are illustrated in additional detail, according to an embodiment of the present disclosure. Processor 102 includes a predecode unit 202 that is configured to receive reload data from main memory (e.g., included in data 30 storage subsystem 104) on a cache miss. As is discussed further herein, predecode unit 202 is configured to analyze received instructions. For example, predecode unit **202** may analyze all of the instructions in a cache sector (e.g., eight bytes) upon reload. In various embodiments, predecode unit 202 is configured to create instruction property information for each of the analyzed instructions. For example, the created instruction property information may indicate whether each of the instructions is a first candidate 40 instruction or a second candidate instruction for an instruction group when an instruction is, for example, a boundary instruction. When the instruction is not a boundary instruction predecode unit 202 may also provide an indication when two adjacent instruction should be grouped. In at least 45 one embodiment, predecode unit 202 is also configured to modify the instruction property information based on feedback (as to whether an instruction pairing has been historically beneficial to the performance of processor 102) provided by, for example, decode unit 208. In various 50 embodiments, predecode unit 202 is also configured to initiate storage of the instruction property information in association with the instructions. For example, the instruction property information may be stored in a memory array of cache unit **204** in conjunction with an associated instruc- 55 tion or may be stored in another location in cache unit 204. Group formation unit 206 is configured to fetch instructions stored in cache unit 204 for grouping. Group formation unit 206 examines instruction properties to determine how to group fetched instructions. For example, group formation 60 unit 206 may examine a first property of a first instruction and a second property of a second instruction and determine whether the properties for the first and second instructions that are boundary instructions are compatible. In accordance with an aspect of the present embodiment, the properties of 65 the first and second instructions correspond to one or more bits stored in conjunction with an instruction in cache unit 8 204. In accordance with one aspect, the first and second properties are generated by predecode unit 202. For example, group formation unit 206 may determine the first instruction is a first instruction candidate for a group and a subsequent second instruction is a second instruction candidate for a DTIO sequence, i.e., a sequence of instructions which may be optimized by DTIO, based on the predecoded instruction properties. In accordance with one embodiment, compatible instructions that may form a beneficial DTIO sequence are placed in the same group. In at least one embodiment, the properties correspond to broad instruction classes that may be combined in a DTIO sequence, but not every sequence may be an eligible DTIO sequence. In accordance with one embodiment, any boundary instruction that may be a first instruction of a DTIO sequence is marked and every boundary instruction that may be a second instruction of a DTIO sequence is marked. In general, not every combination of any first instruction of an instruction sequence with any second instruction of an instruction sequence is a DTIO sequence. In response to the properties for the first and second instructions not being compatible, group formation unit 206 performs group formation according to another criteria (e.g., to maximize groups or minimize groups). In one embodiment, group formation unit 206 receives feedback directly from decode unit 208. In response to the properties for the first and second instructions being compatible and the feedback (provided by decode unit 208) indicating grouping the first and second instructions results in a valid DTIO sequence, group formation unit **206** continues to group the first and second instructions when presented in an instruction stream. In accordance with another embodiment, properties stored, for example, in instruction cache unit 204 are updated based on the feedthirty-two bytes) or a cache line (e.g., one-hundred twenty- 35 back. In another embodiment, feedback is further used to indicate that combining instructions in an instruction group has been historically beneficial in improving performance of processor 102. In this case, instruction properties are updated to cause group formation unit 206 to form a group with the first and second instruction candidates. In accordance with another embodiment, properties stored, for example, in cache unit 204, are updated. In response to the feedback indicating the instruction grouping has not been historically beneficial, group formation unit 206 does not form a group with the first and second instruction candidates. Group formation unit **206** may form an instruction group based on other criteria when feedback indicates an instruction grouping has not been historically beneficial. When group formation unit 206 does not receive feedback directly from decode unit 208 (e.g., predecode unit 202 received the feedback from decode unit 208 and incorporated the feedback when creating the instruction property information), in response to the properties for the first and second instructions being compatible, group formation unit 206 forms a group with the first and second instruction candidates. In another embodiment, cache unit **204** receives the feedback and updates instruction property information stored in cache unit 204 directly. Decode unit 208 is configured to perform a full decode on grouped instructions and perform DTIO (e.g., combining compatible instructions that are grouped or improving sequences of compatible instructions by transforming them into another group that is more efficient to execute by one or more of instruction scheduling unit (ISU) 214 and execution units 216). In various embodiments, decode unit 208 is also configured to provide feedback to group formation unit 206, instruction cache unit 204, and/or predecode unit 202 based on whether grouping of particular instruction pairs has improved processor 102 performance. Depending on the instruction type, microcode (ucode) unit 210 may be employed to generate microcode for a given instruction. Multiplexer 212 selects whether an output from decode unit 5 208 or microcode unit 210 is provided to ISU 214. ISU 214 is configured to dispatch instructions to various implemented execution units (floating-point units, fixed-point units, etc.) 216 based on instruction type. FIG. 2B illustrates an exemplary instruction group for- 10 mation process 250 that may be performed by group formation unit 206. Process 250 is initiated in block 252, for example, in response to processor 102 being powered up. Next, in block 254, group formation unit 206 completes a current instruction grouping and begins a new instruction 15 group as a current instruction group. Then, in block 256, group formation unit 206 adds a current instruction to the current instruction group. Next, in decision block 258, group formation unit 206 determines whether the current instruction is an instruction that must be a last instruction in an 20 instruction group. In response to the current instruction being an instruction that must be last in an instruction group, control passes from block 258 to block 260 where a next instruction is made the current instruction. From block **260** control transfers to block **254**. In response to the current 25 instruction not being an instruction that must be a last instruction for an instruction group, control passes from block 258 to block 262 where a next instruction is made the current instruction. Next, in decision block **264**, group formation unit **206** 30 determines whether the current instruction is an instruction that must be a first instruction in an instruction group. In response to the current instruction being an instructions that must be a first instruction in an current instruction group, control passes from block **264** to block **254**. In response to 35 the current instruction not being an instruction that must be a first instruction for an instruction group, control passes from block 264 to decision block 266. In block 266 group formation unit 206 determines whether the current instruction will fit into the current instruction group. In response to 40 determining the current instruction will fit into the current instruction group, control transfers from block 266 to block 256. In response to determining the current instruction will not fit into the current instruction group, control transfers from block **266** to block **254**. Those skilled in the art will 45 understand that while process 250 is shown as operating sequentially on each instruction, the illustrated blocks may be reordered and/or performed in parallel on a variety of embodiments while processor 102 is powered up. With reference to FIG. 2C, an exemplary decode process 50 270 in which decode unit 208 performs decode-time instruction optimization (DTIO) for instruction groups is illustrated. In one exemplary embodiment, the instruction groups processed by process 270 of decode unit 208 are formed in accordance with group formation unit 206 performing process 250. Process 270 is initiated in block 272 at which point control transfers to block 274. In block 274 an instruction group is received by decode unit 208. In block 276 decode unit 208 determines whether the instruction group contains 60 a sequence that can be optimized with DTIO by replacing a first sequence of received instructions with a second sequence of equivalent instructions that are adapted to execute in a more efficient manner. In response to the instruction group not including a sequence that may be 65 improved with DTIO, control passes to block 278. In block 278 each instruction in the instruction group is decoded into **10** an appropriate internal format in accordance with the decoding requirements of processor 102 and, in particular, with the decoding requirements of ISU 214 and execution units 216. Control then passes from block 278 to block 294, where the decoded internal format is passed to a next stage. From block 294 control transfers to block 274. In response to the group including a sequence that may be improved using DTIO, control passes from block 276 to block 280. In block 280, the current instruction group has been identified as containing a DTIO sequence, and a determination is made as to whether the DTIO sequence corresponds to a first DTIO sequence. If the current instruction group contains a first DTIO sequence in block 280, control passes from block 280 to block 284. In block 284, the internal format of processor 102 (for the optimized (output) instruction execution sequence corresponding to the first (input) instruction execution sequence corresponding to a first DTIO sequence) is generated responsive to detecting the first instruction execution sequence. Control then passes from block 284 to block 292, where instructions that are not part of the DTIO sequence are individually decoded to the internal format. From block 292 control transfers to block **294**. If the current instruction group does not contain a first DTIO sequence in block 280, control passes from block 280 to block **282**. In block **282**, as the current instruction group has been identified as containing a DTIO sequence, a determination is made as to whether the DTIO sequence corresponds to a second DTIO sequence. If the current instruction group contains a second DTIO sequence in block 282, control passes from block 282 to block 286. In block 286, the internal format of processor 102 (for the optimized (output) instruction execution sequence corresponding to the second (input) instruction execution sequence corresponding to a second DTIO sequence) is generated responsive to detecting the second instruction execution sequence. Control then passes from block 286 to block 292. If the current instruction group does not contain a second DTIO sequence in block 282, control passes from block 282 to block 290. In an exemplary embodiment with three DTIO sequences, in block 290 (when control passes from block 282 to block 290), the sequence of blocks 276, 280, 282 has established that the current instruction group contains a DTIO sequence and that the DTIO sequence does not correspond to a first DTIO sequence or a second DTIO sequence. Consequently, in block 290, the current instruction group is identified as including a third DTIO sequence, and the internal format of processor 102 (for the optimized (output) instruction execution sequence corresponding to the third (input) instruction execution sequence corresponding to a third DTIO sequence) is generated responsive to determining the presence of the third instruction execution sequence. Control then passes from block 290 to block 292. As mentioned above, in block 292 any instructions in the instruction group not corresponding to instructions of a detected and optimized DTIO sequence are decoded to the internal format of processor 102 and control then passes from block 292 to block 294. In block 294, the internal format corresponding to instructions having been at least one of decoded and generated by at least one of blocks 278, 284, 286, 290, and 292 is transferred to the next pipeline stage (for example, to ISU 214 via multiplexer 212, in one exemplary embodiment) and control passes from block 294 to block **274**. Those skilled in the art will understand that while process 270 is shown as operating sequentially on each instruction, the illustrated blocks may be reordered and/or performed in parallel on a variety of embodiments while processor 102 is powered up. With reference to FIG. 3, an exemplary instruction sequence 300 for a processor is illustrated with a group size of two. When only intra-group fusion is employed on a 5 two-instruction group, a probability of missing a fusion opportunity exists. As should be appreciated, instructions have to be in a same instruction group in order to be combined (i.e., fused). For example, assume two adjacent instructions in an instruction stream are add instructions, one 10 of which adds a first value and the other of which adds a second value to a same register. If the two add instructions are in different groups, the two add instructions cannot be combined. However, if the two add instructions are in the same group, the two instructions can be combined into a 15 FIG. 2B, e.g., as shown in probabilistic group formation single add instruction (that adds the sum of the first and second values to the register) by a decode unit for more efficient execution. That is, when groups are formed solely based on a position of an instruction in an instruction sequence, a fusion opportunity may be missed. For inter-group fusion, fusing two instruction patterns will not result in a reduction of the number of operations to be performed, but may provide relief on critical paths by shortening dependency chains. In instruction sequence 300 of FIG. 3 fusion can occur in the decode unit for the 'LWA' 25 instruction (a load instruction) and the 'SLDI' instruction (a shift instruction), as the instructions are in the same group (i.e., group A). With reference to FIG. 4, an instruction sequence 400 is illustrated in which a fusion opportunity is missed as instructions that could have been grouped (i.e., the 30) 'LWA' and 'SLDI' instructions) are in different groups (i.e., group 'X' and group 'Y', respectively). Missed fusion opportunities may be addressed based on creating group boundaries based on detecting fusion candireference to FIG. 5, an instruction sequence 500 is illustrated in which starting a new group 'U' responsive to the detection of an 'ADDIS' instruction (an add instruction) based on local information (i.e., responsive to the detection of the 'ADDIS' instruction only) may improve processor perfor- 40 mance (as fusion can occur between the 'ADDIS' instruction and a 'LD' instruction (a load instruction)). It should be appreciated that information utilized to form groups may be limited due to, for example, limited visibility, wire reach, and cache predecode limitations in general (e.g., bit limita- 45 tions) or specific cache predecode limitations at cache sector and cache line boundaries. With reference to FIG. 6, an instruction sequence 600 is illustrated in which excessive singletons (i.e., groups formed consisting of a single instruction) degrade performance and 50 prevent more efficient group formation with two-instruction groups when a new instruction group is started responsive to an instruction that corresponds to a first instruction of a DTIO sequence. As such, it is desirable to identify possible sequences based on the decoding of more than a single 55 instruction, even when predecode is able to predecode instructions in isolation or instructions within a cache unit (e.g., a cache sector, cache subline, or cache line). In general, cache sector boundaries and cache line boundaries prevent identification of a next instruction by a predecode unit, as 60 bordering instructions (i.e., a first instruction in a subsequent cache sector or subsequent cache line) is not usually available for inspection by the predecode unit. According to aspects of the present disclosure, speculative (i.e., probabilistic) instruction pairing is employed. For 65 example, a first instruction in an instruction sequence may be identified as a fusion first instruction candidate and a second instruction in the instruction sequence may be identified as a fusion second instruction candidate. Exemplary logic for implementing probabilistic instruction pairing may take the following form: IF i0.candidate\_\_for\_\_1<sup>st</sup> AND i1.candidate\_\_for\_\_2<sup>nd</sup> THEN start new group at i0 to group i0, i1 ELSE continue current group formation pattern In at least one embodiment, group formation including probabilistic or speculative pairing is performed in conjunction with a modified group formation logic of process 250 of process 730 of FIG. 7A. More specifically, in at least one exemplary embodiment, exemplary logic implements process 730 of FIG. 7A and, more specifically, the test of block 748. In one embodiment, a new group is only started when 20 a DTIO candidate sequence does not fit in a current instruction decode group in its entirety. Advantageously, only one signal for each of the first instruction and second instruction have to be considered. In various embodiments, a test for a possible DTIO sequence can be performed with a single AND gate, rather than logic requiring the analysis of up to thirty-two bits or more per instruction using many levels of logic gates and an associated delay. Exemplary logic herein is represented in pseudo-code notation based on conventions in accordance with common hardware description languages, and in particular the VHDL language. However, in the following pseudo code notations, the '=' operator may be used for assignment in most instances rather than the '<=' and ':=' operators, and statements may omit a final semicolon, except in cases of dates that may represent a start of a DTIO sequence. With 35 possible ambiguity. Further, instructions (and specifically, the instruction bit pattern corresponding to an instruction or an instruction opcode) are presented by names, such as instruction (typically, when a single instruction is processed), and 'i0', 'i1', 'i2', and so forth, when more than one instruction is being processed and specifically referring to a first, second, third, and so forth, instruction, respectively. Attributes or properties are referred to with a '.' notation commonly associated with structure groupings in programming languages and hardware description languages such as VHDL. For example, the 'instructionst specifier' refers to the register 'RT' specifier of the instruction referred to by instruction and 'i0.class' refers to the property 'class' of instruction 'i0', and so forth. The meaning of fields should be apparent from the embodiment descriptions to those skilled in the art. Specific instructions are represented by their opcode, or opcode and operands as appropriate, with the comparison operator '=' performing a comparison on portions of fields, instructions opcodes, or entire instructions in accordance with the specified fields, instructions, instruction opcodes, and so forth. In one aspect of pseudo notations, values may be interpreted as 'FALSE' when one or more bit values corresponds to '0', and as 'TRUE' when one or more bits values do not correspond to '0'. Finally, high-level actions are described in English. In general, instruction pairing information may be utilized to create useful group boundaries. For example, in exemplary instruction sequence 500 of FIG. 5 the 'ADDIS' instruction is a fusion first instruction candidate, and the 'LD' instruction is a fusion second instruction candidate. Instruction pairing information may also be utilized to avoid useless boundaries. For example, in exemplary instruction sequence 600 of FIG. 6 the 'ADDIS' instructions are all fusion first instruction candidates. As such, forming groups with a single 'ADDIS' instruction and an empty slot may be avoided. As one example, assuming the 'ADDIS' instruction is a fusion first instruction candidate and the 'LWZ' and 'LD' instructions are fusion second instruction candidates, a determination of whether consecutive instructions in an instruction sequence are candidates for grouping may be determined by implementing the following exemplary logic: instruction.candidate\_\_for\_\_1st = FALSE instruction.candidate\_\_for\_\_2nd = FALSE IF instruction = ADDIS THEN instruction.candidate\_\_for\_\_1st = TRUE ELSIF instruction = LWZ OR instruction = LD THEN instruction.candidate\_\_for\_\_2nd = TRUE END IF In accordance with one aspect of the present disclosure, computation of a candidate characteristic for DTIO is per- 20 formed for each instruction irrespective of a second instruction in conjunction with which the instruction may be optimized during DTIO. In one embodiment, computation of a DTIO candidate characteristic for a first instruction is performed irrespective of at least a second instruction in 25 conjunction with which the instruction may be optimized, when the first instruction is before a cache boundary and the second instruction is beyond the cache boundary. In accordance with an embodiment, the DTIO candidate characteristic of an instruction is computed prior to group formation 30 in group formation unit 206. In accordance with another embodiment, the DTIO candidate characteristic is computed prior to entering cache unit 204, and is stored in at least one cache unit, e.g., cache unit 204. In accordance with at least one embodiment, analysis and storage of an instruction 35 candidate characteristic property (and optionally other predecoded instruction properties) is performed in accordance with process 760 of FIG. 7B. FIG. 7A illustrates an exemplary instruction group formation process 730 that may be performed by group for- 40 mation unit 206. Process 730 is initiated in block 732, for example, in response to processor 102 being powered up. Next, in block 734, group formation unit 206 completes a current instruction grouping and begins a new instruction group as a current instruction group. Then, in block 736, 45 group formation unit 206 adds a current instruction to the current instruction group. Next, in decision block 738, group formation unit 206 determines whether the current instruction is a last instruction for the current instruction group. In response to the current instruction being the last instruction 50 for the current instruction group, control passes from block 738 to block 740 where a next instruction is made the current instruction. From block 740 control transfers to block 734. In response to the current instruction not being the last instruction for the current instruction group (e.g., the current 55 instruction is the first instruction for the current instruction group) in block 738, control passes from block 738 to block 742 where a next instruction is made the current instruction. Next, in decision block 744, group formation unit 206 determines whether the current instruction is an instruction 60 that must be a first instruction in an instruction group. In response to the current instruction being an instruction that must be a first instruction in an current instruction group, control passes from 744 to block 734. In response to the current instruction not being an instruction that must be a 65 first instruction for an instruction group, control passes from block 744 to decision block 746. In block 746 group 14 formation unit 206 determines whether the current instruction will fit into the current instruction group. In response to determining the current instruction will fit into the current instruction group, control transfers from block 746 to block 748. In response to determining the current instruction will not fit into the current instruction group, control transfers from block 746 to block 734. In block 748 group formation unit 206 determines whether the combined predecoded instruction properties (or instruction characteristics) of the current instruction and one or more successive instructions indicate that the current instruction and one or more successive instructions represent a possible DTIO sequence. In response to determining that the combined instruction properties of the present instruc-15 tion and one or more successive instructions indicate that the current instruction and one or more successive instructions represent a possible DTIO sequence (i.e., the properties are compatible), control transfers from block 748 to block 750. In response to determining the DTIO sequence is not a possible DTIO sequence, control transfers from block 748 to block 734. In block 750 group formation unit 206 determines whether the possible DTIO sequence fits entirely within the current instruction group. In response to the DTIO sequence fitting entirely within the current instruction group, control transfers from block 750 to block 736. In response to the DTIO sequence not fitting entirely within the current instruction group, control transfers from block 750 to block **734**. Those skilled in the art will understand that while process 730 is shown as operating sequentially on each instruction, the illustrated blocks may be reordered and or performed in parallel on a variety of embodiments while processor 102 is powered up. For example, in at least one embodiment, an entire possible DTIO sequence is added to a current instruction group immediately responsive to a determination in block 750 that a possible DTIO sequence will fit in a current group. In at least one embodiment, the entire possible DTIO sequence is immediately added to the next instruction group upon the determination in block 750 that the DTIO sequence does not fit in the current instruction group. In at least one embodiment, the determination in block 748 further includes a determination of whether performing DTIO offers a benefit in accordance with one or more metrics, e.g., including, but not limited to, metrics such as overall performance or power consumption, based on instruction execution feedback, and a sequence that does not offer a benefit is not indicated as a possible DTIO sequence. With reference to FIG. 7B, an exemplary process 760 is illustrated that is executed by processor 102, for example, each time instructions are received by predecode unit 202. Process 760 is initiated in block 762, at which point control transfers to block 764. In block 764, predecode unit 202 analyzes received instructions. For example, predecode unit 202 may analyze all of the instructions in a cache sector (e.g., thirty-two bytes) or a cache line (e.g., one-hundred twenty-eight bytes). Next, in block 766, predecode unit 202 creates instruction property information for each of the instructions. For example, the created instruction property information (e.g., first and second properties of first and second candidate instructions) may indicate whether each of the instructions is a first candidate instruction or a second candidate instruction for an DTIO candidate sequence. In other embodiments, the instruction property information may also include additional information. In various embodiments, the first and second properties are indicated by fewer instruction bits than is required for a full instruction compare. Then, in block 768, predecode unit 202 initiates storage of the instruction property information in association with the instructions. For example, the instruction property information may be stored in a memory array of cache unit 204 in conjunction with an associated instruction or may be stored in another location in cache unit 204. Next, in block 5770, process 760 terminates until a next reload of instructions occurs. FIG. 7C illustrates an exemplary instruction flow process 780 of one or more instructions in processor 102 based on instruction property-based group formation in conjunction 10 with feedback. Process 780 is initiated in block 782, for example, in response to processor 102 issuing an instruction fetch request. In block 783, a plurality of instructions are fetched and predecoded, including determining instruction properties with respect to the identified instruction being a 15 member of a DTIO sequence, to guide group formation to avoid splitting possible DTIO sequences irrespective of determining the actual presence of DTIO sequences. Advantageously, this reduces the decoding performed during predecode and group formation, while avoiding splitting of 20 possible DTIO sequences without the cost of performing a full decode and determination with respect to the presence of DTIO sequences during group formation. The predecoded information and instruction properties may be stored in cache unit 204. Next, in block 784, instruction groups are formed from a plurality of instructions to be grouped based on the compatibility of instruction properties for a plurality of instructions to determine the possible presence of DTIO sequences to a design-established (non-zero) likelihood based on the 30 property of a current and one or more next instructions indicating the membership of the first and next instructions in at least one DTIO sequence irrespective of the plurality of instructions actually constituting a DTIO sequence. In at least one embodiment, the instruction properties further 35 encode a position that each DTIO sequence member has in their respective DTIO sequence. In various embodiments, a DTIO sequence is only detected for a DTIO sequence of n instructions if that sequence consists of a first instruction of an identified sequence, sequence class, or sequence class 40 category identified as a first instruction of such sequence by the instruction property, followed by a second instruction of an identified sequence, sequence class, or class category identified as a second instruction of such sequence by the instruction property, sequence class, or sequence class cat- 45 egory up to an nth instruction identified as an nth instruction of such sequence of such sequence by the instruction property, sequence class, or sequence class category. In one embodiment, instructions may only include decode information with respect to their membership and position in 50 any DTIO sequence, identifying them as a first, a second, a third, etc. instruction. In another embodiment, DTIO instruction sequences may be grouped in classes of sequences, adapted to reduce false matches and increase the likelihood of finding true matches and minimize the likelihood of false 55 matches based on assigning multiple DTIO sequences to each class so as to minimize the likelihood of the occurrence of false sequences, based on, for example, statistical code occurrences of instruction combinations, analytical models, or other metrics. In accordance with one aspect, DTIO 60 sequences are combined into sequence classes in a manner to minimize the occurrence of false combinations (i.e., combinatorial instruction sequences made up of instructions of different sequences assigned to a class that does not correspond to an actual DTIO sequence). In yet another 65 in real execution. embodiment, the class may be further categorized based on additional sequence characteristics, such as dependence**16** carrying registers (i.e., registers written by one instruction of a sequence and read by another), hashes, or other bit combinations or bit subsequences. Advantageously, the use of DTIO sequence information enables designers to create predecoded instruction properties that facilitate increasing the probability of basing decisions on the possible presence of DTIO sequences irrespective of the need to fully decode instructions to determine actual presence, optimizing benefit of group "quality" relative to cost of computing and storing predecoded instruction properties, and logic needed to combine the properties to make a determination. In accordance with at least one embodiment, group quality is defined as maximizing the number of instructions in each group while also maintaining actual DTIO sequences within the same group to enable decode logic to perform DTIO. In yet another embodiment, group quality is defined as group organization so as to optimize overall performance. In accordance with at least one such embodiment, group formation further receives feedback with respect to the benefit of group formation to collocate a possible DTIO sequence in a group. In at least one embodiment, when a possible DTIO sequence does not demonstrate an advantageous performance impact, block 784 will not include a possible sequence in the set of 25 possible DTIO sequences considered during group formation. Next, in block **786**, instruction groups are decoded to an internal format. A determination of the presence of one or more DTIO sequences in a group is made and, responsive to the presence of a DTIO sequence, DTIO is performed to transform a first sequence of instructions expressed in a program instruction sequence into an alternate internal format sequence having improved instruction execution characteristics. Then, in block **788**, instructions in internal format obtained either by instruction decoding or DTIO are dispatched by ISU **214** and executed by execution units **218**. Following block **788**, process **780** end in block **790**. In accordance with one exemplary embodiment, where possible DTIO sequences are determined in accordance with classification of an instruction property during predecode is limited to indicating whether an instruction is a possible first instruction and whether an instruction is a possible second instruction of a DTIO sequence. It should be appreciated that if several two-instruction patterns are implemented where not every first instruction of a two-instruction pattern can be combined with any second instruction of a two-instruction pattern that represents a DTIO sequence, false matches may be created because group formation determines possible presence based on predecode information irrespective of actual presence. As one example, patterns may include the following true instruction pairs: ADDIS/LWZ; ADDIS/LD; and EXTSW/SLDI. In this case, the fusion first instruction candidates include the instructions 'ADDIS' and 'EXTSW' and the fusion second instruction candidates include the instructions 'LWZ', 'LD', 'SLDI'. False instruction pairs include: ADDIS/SLDI; EXTSW/LWZ; and EXTSW/LD. In the above example, false matches can occur fifty percent of the time assuming a uniform distribution of instructions. As one example, the total false groupings may be given by the equation: total\_false=(#first\*#second)-(#patterns). It should be appreciated that false groupings may be larger than true groupings. Conversely, if falsely identified sequences are rarely expected to appear in real programs, the occurrence of these patterns may be negligible in real execution According to one aspect, the success of instruction pairing may be improved by assigning multiple bits to identify different groups of patterns. Either one pattern may be assigned to a bit combination or multiple patterns may be assigned to each bit combinations in a manner that frequently occurring two-instruction sequences that are not DTIO sequences do not have a pattern (e.g., with a first instruction corresponding to a first instruction of a frequently occurring two-instruction sequence assigned to a same bit combination as a pattern with a second instruction corresponding to a second instruction of the frequently occurring non-DTIO two-instruction sequence to avoid frequent false matches). For example, an embodiment may implement one bit for a fusion first instruction candidate, one bit for a fusion second instruction candidate, and 'N' bits for a candidate class. It should be appreciated that with 2 N classes, the greater 'N' the more granularity. As one example, instruction classes using one class bit may be implemented with the following exemplary logic: ``` instruction.candidate_for_1st = FALSE instruction.candidate_for_2nd = FALSE IF instruction = ADDIS THEN instruction.candidate__for__1st = TRUE instruction.class = 0 ELSIF instruction = EXTSW THEN instruction.candidate__for__1st = TRUE instruction.class = 1 ELSIF instruction = LWZ OR instruction = LD THEN instruction.candidate__for__2nd = TRUE instruction.class = 0 ELSIF instruction = SLDI THEN instruction.candidate_for_2nd = TRUE instruction.class = 1 END IF ``` In the above example, the 'ADDIS' instruction is a fusion first instruction candidate assigned to class '0', the <sup>40</sup> 'EXTSW' instruction is a fusion first instruction candidate assigned to class '1', the 'LWZ' and 'LD' instructions are fusion second instruction candidates assigned to class '0', and the 'SLDI' instruction is a fusion second instruction candidate assigned to class '1'. For example, a decision on group formation may be implemented by the following logic (e.g., in accordance with determination **748** of FIG. **7A**): ``` IF i0.candidate__for__1st AND i1.candidate__for__2nd AND i0.class = i1.class THEN start new group at i0 to group i0, i1 ELSE continue current group formation pattern ``` As another example, an embodiment may implement 'K' bits for a first candidate class (e.g., with two bits '00' corresponding to no candidate) and 'K' bits for a second candidate class. It should be appreciated that for 2^K-1 classes, granularity increases with 'K'. This encoding also allows an instruction to be a first instruction candidate for one class and a second instruction candidate for another class. As another example, exemplary logic for implementing 65 instruction classes using two class bits may take the following form: 18 A decision on group formation may, for example, be implemented by the following exemplary logic: ``` IF i0.candidate__for__1st__class AND i1.candidate__for__2nd__class AND i0 candidate__for__1st__class = i1.candidate__for__2nd__class THEN start new group at i0 to group i0, i1 ELSE continue current group formation pattern ``` In order for DTIO to be performed successfully, not only does the sequence of instructions need to correspond to an optimizable DTIO sequence, but also the dependence relationship between the instructions must meet certain criteria. Thus, if instruction operands do not meet requirements, DTIO cannot be performed and performance may be degraded by prematurely starting a new group, thereby making less efficient use of instruction dispatch and decode facilities without gaining any advantage by performing decode-time instruction optimization. For example, the instruction 'ADDIS r5, r2, 1' does not fuse with the instruction 'LWZ r6, r6, 0', as the same registers are not utilized. According to another aspect of the present disclosure, register operands are included in matches. In one embodiment, fixed dependence relationships are associated with each pattern group and register specifier tests may be included in a testing of a pattern group. Thus, for example, one instruction property/characteristic tests may be extended in another embodiment to include register dependence checking. In one exemplary register specifier dependence checking implementation, register dependence checking is implemented as follows: ``` IF i0.candidate__for__1st__class AND i1.candidate__for__2nd__class AND i0.candidate__for__1st__class = i1.candidate__for__2nd__class AND i0.rt__specifier = i1.ra__specifier THEN start new group at i0 to group i0, i1 50 ELSE continue current group formation pattern ``` In another embodiment, register operands that must be matched may be captured by a register characteristic, e.g., a subset or hash of relevant operand register specifiers may be used in combination with instruction classes to determine a qualifying candidate DTIO sequence that should be combined into a single instruction group. More generally, a register operand may be represented by a code, e.g., represented as code(reg), that may consist of one or more bits. For example, code (reg) may be represented by: the first bit of a register specified, i.e., code(reg)=reg[0]; the first two bits of a register specifier combined with a logic function such as XOR, i.e., code(reg)=reg[0] XOR reg[1]; a plurality of bits, such as the first two bits, of a register specifier, i.e., code (reg)=reg[1:0]; a combination of all bits of a register specifier using several logic gates, e.g., by combining all bits by **19** XOR, i.e., code(reg)=XOR reduce(reg); or computing a hash code from the register specifier, i.e., code(reg)=hash (reg). In general, utilizing more bits improves grouping, albeit at a cost of requiring more storage to store in the instruction cache unit and other structures and more logic to test for a possible sequence match. For example, exemplary logic for implementing a register predecode to compute a register characteristic 'reg' may take the following form: ``` instruction.candidate__for__1st = FALSE instruction.candidate__for__2nd = FALSE IF instruction = ADDIS THEN instruction.candidate__for__1st = TRUE instruction.reg = code(instruction.rt__specifier) ELSIF instruction = EXTSW THEN instruction.candidate__for__1st = TRUE instruction.reg = code(instruction.rt__specifier) ELSIF instruction = LWZ OR instruction = LD THEN instruction.candidate__for__2nd = TRUE instruction.reg = code(instruction.ra__specifier) ELSIF instruction = SLDI THEN instruction.candidate__for__2nd = TRUE instruction.candidate__for__2nd = TRUE instruction.reg = code(instruction.ra__specifier) END IF ``` Exemplary logic for group formation using a predecoded register characteristic may take the following form: ``` IF i0.candidate__for__1st AND i1.candidate__for__2nd AND i0.reg = i1.reg THEN start new group at i0 to group i0, i1 ELSE continue current group formation pattern ``` Exemplary logic for combining registers and classes may take the following form: ``` instruction.candidate__for__1st = FALSE instruction.candidate_for_2nd = FALSE IF instruction = ADDIS THEN instruction.candidate_for_1st = TRUE instruction.class = 0 instruction.reg = code(instruction.rt_specifier) ELSIF instruction = EXTSW THEN instruction.candidate__for__1st = TRUE instruction.class = 1 instruction.reg = code(instruction.rt_specifier) ELSIF instruction = LWZ OR instruction = LD THEN instruction.candidate_for_2nd = TRUE instruction.class = 0 instruction.reg = code(instruction.ra_specifier) ELSIF instruction = SLDI THEN instruction.candidate__for__2nd = TRUE instruction.class = 1 instruction.reg = code(instruction.ra_specifier) END IF ``` Exemplary logic for group formation for considering combinations of instructions that may be candidates for DTIO based on the register 'reg' and class characteristic may take the following form: ``` IF i0.candidate__for__1st AND i1.candidate__for__2nd AND i0.class = i1.class AND i0.reg = i1.reg THEN start new group at i0 to group i0, i1 ELSE continue current group formation pattern ``` **20** Instead of having two different codes for registers and classes, the registers and classes can be combined into one characteristic code represented, for example, by codeforall (class, reg). In this case, codeforall(class, reg) may be equal to codeforall(class, reg)=class XOR hash(reg). Exemplary logic for a combined characteristic "code" for registers and classes may take the following form: ``` instruction.candidate__for__1st = FALSE 10 instruction.candidate_for_2nd = FALSE IF instruction = ADDIS THEN instruction.candidate__for__1st = TRUE instruction.code = codeforall (0, instruction.rt_specifier) ELSIF instruction = EXTSW THEN instruction.candidate__for__1st = TRUE instruction.code = codeforall (1, instruction.rt_specifier) ELSIF instruction = LWZ OR instruction = LD THEN instruction.candidate_for_2nd = TRUE instruction.code = codeforall (0, instruction.ra_specifier) ELSIF instruction = SLDI THEN instruction.candidate_for_2nd = TRUE 20 instruction.code = codeforall (1, instruction.ra_specifier) END IF ``` Exemplary logic for group formation for the combined register and class code may take the following form: ``` IF i0.candidate__for__1st AND i1.candidate__for__2nd AND i0.code = i1.code THEN start new group at i0 to group i0, i1 ELSE continue current group formation pattern ``` In general, class-based instruction pairing can reduce the number of false matches, but cannot completely eliminate false matches when more patterns than classes are imple-35 mented. In general, some code sequences may trigger notable degradation and, if known, such instruction pairings can be avoided during compilation. However, for compiled applications that have been previously developed the code sequences that trigger notable degradation that are already 40 compiled cannot be avoided. According to various aspects of the present disclosure, feedback may be employed to determine cost/benefit for forming groups for DTIO based on instruction classes. Cost/benefit may then be tracked on a variety of criteria. The criteria may be used as a global 45 hardware setting without intervention of supervisory software, such as an operating system (OS), or associated with each layer of software abstraction in a system (e.g., coroutine, thread, process, partition, virtual machine) and saved/restored by context switching code associated with 50 context switching between co-routines, threads, processes, partitions, and virtual machines, respectively. The global setting in hardware may be per partition (optionally context switched), per process (context switched), per thread (software thread context switched or hardware thread without 55 context switch), per class, or per class and thread/process (and context switched or not context switched). For example, feedback may be used to capture whether a decision to modify group formation was successful and a control decision may be added to group formation using the following exemplary logic: ``` IF i0.candidate__for__1st AND i1.candidate__for__2nd AND i0.code = i1.code AND (group__formation__benefit) THEN start new group at i0 to group i0, i1 ELSE continue current group formation pattern ``` 65 Group formation benefit may be determined by implementing a counter that counts whether DTIO group formation prediction based on class was correct. For example, if a formed DTIO group based on class information was beneficial, a counter may be incremented (e.g., counter++). 5 On the other hand, if a formed DTIO group based on class information was not beneficial, the counter may be decremented (e.g., counter--). In general, a benefit may be indicated if the counter is greater than zero or, more generally, if the counter is greater than a threshold value. In 10 accordance with exemplary embodiments, one or multiple counters may be maintained. In accordance with one or more exemplary embodiments, group formation benefit counters may be maintained, for example, for a processor or a hardware thread, may be associated to a specific class or 15 code, or to a specific instruction address. Group formation benefit may be determined using a counter for estimated benefit of group formation based on expected relative cost of starting a new group incorrectly versus fusing (statically defined). If a DTIO group formed based on class information 20 was beneficial a counter for a given DTIO pattern may be incremented. If a DTIO group formed based on class information was not beneficial, a counter that tracks a cost for leaving slots empty may be decremented. It should be appreciated that the benefit for making right 25 decisions may be asymmetric with the penalty for making wrong decisions. Cost and benefit may be set statically at design time or as configuration parameter, e.g., in configuration registers. Group formation benefit may be based on expected relative cost of starting a new group incorrectly 30 versus the benefit of performing DTIO fusing (statically defined at design time, during a configuration step prior to system or program operation, or dynamically measured at runtime). If missing a DTIO group formation degraded performance, then incrementing a counter indicates there 35 would have been a benefit for DTIO. An instruction may be marked to indicate a missed DTIO opportunity due to a group formation limit (e.g., a true opportunity missed may be checked by tracking instructions across group boundaries during decode). Instructions may be marked to indicate a 40 consuming instruction used the result of a producing instruction immediately (i.e., the result is on a critical path). For example, if any instruction that is marked is next to commit at the moment it finishes, it was on the critical path and a counter indicating a DTIO benefit may be incremented. As another example, when a selection of an instruction to issue leads to an empty issue slot a determination may be made as to whether missing a group formation degraded performance. Feedback of group formation benefit may be incorporated in predecode bits. For example, if a group was 50 because combined "i0.candidate\_for\_1st AND i1.candidate\_for\_2<sup>nd</sup> AND i0.code=i1.code" or class, or other equivalent condition and a benefit is not realized then 'i0' predecode information and/or 'i1' predecode information may be updated such that the instructions are no longer 55 group candidates. In one exemplary embodiment, this may be performed by updating an instruction candidate characteristic of an instruction, as may be stored in an instruction 'i0.candidate\_for\_1st=0' and/or cache, e.g., 'i1.candidate\_for\_2nd=0'. In accordance with one opti- 60 mized embodiment, updating only one candidate characteristic is sufficient to make a DTIO candidate group a noncandidate, thus reducing the number of instruction characteristics that need to be updated. As previously described, it is desirable for instruction 65 group formation for DTIO to have a global context to avoid suboptimal group formation. However, global analysis may 22 not be possible due to instruction information being unavailable. Accordingly, group formation decisions may have to be made based on limited information, which may lead to significantly degraded group quality and overall processor performance degradation. In general, predictive instruction group formation may provide suboptimal results when predictions are inaccurate. Embodiments of the present disclosure combine predictive and decode-based group formation to generate predecode information based on actual instruction decode information, when actual instruction decode information is available. When actual instruction decode information is not available, predictive techniques are employed. In one embodiment, full decoding may be implemented for instructions within a cache segment. In various embodiments, predictive techniques may be employed at cache segment and cache line boundaries. In one or more embodiments, predictive techniques are utilized to initially drive the creation of potential DTIO groups. In at least one embodiment, a decode unit then performs a full decode of instruction groups and updates predecode information based on actual instruction decode and DTIO sequence analysis. While the disclosure focuses on grouping two instructions, the disclosed techniques can be applied to grouping any number of instructions. In various embodiments, predecode information is generated to facilitate grouping, within an instruction group, instructions that may be jointly optimized (e.g., the fusion of two add instructions that add values to a same register). The predecode information is created based on DTIO sequence eligibility when information is available to fully analyze instructions for DTIO eligibility. The predecode information may be created based on class-based prediction of DTIO sequences when full instruction analysis cannot be performed (e.g., at cache boundaries). According to one or more aspects, predecode/decode group formation for DTIO is split. Instructions are indicated as a first instruction or a second instruction in a DTIO sequence by predecoding when the instructions are boundary instructions. If instructions can be jointly analyzed for DTIO opportunity in predecode, detailed analysis is performed and the instructions may then be grouped if a valid group is indicated. If instructions cannot be jointly analyzed during predecoding, class-based analysis is performed. For example, exemplary logic for class-based analysis of boundary instructions may take the following form: IF i0.candidate\_for\_1st AND i1.candidate\_for\_2nd THEN start new group at i0 to group i0, i1 ELSE continue current group formation pattern In one embodiment, fully analyzed DTIO sequences are indicated by a separate property associated with an instruction (e.g., a match bit for an instruction may be set to indicate a next instruction in an instruction sequence should be grouped with the instruction). In another embodiment, boundary instructions are indicated to be one class of a class-based predictive matching scheme. In yet another embodiment, fully analyzed DTIO sequences may be indicated by one class (or one indicator) of a predictive scheme when that class (indicator) is also used for predictive matching. In another embodiment, class is used to encode a predictive sequence for isolated analysis. Exemplary logic for implementing predecoding may take the following form: ``` instruction.known_match = FALSE instruction.candidate_for_1st = FALSE instruction.candidate_for_2nd = FALSE IF instruction = ADDIS THEN instruction.candidate_for_1st = TRUE IF (next_instruction == LWZ AND next_instruction.rs1_specifier =instruction.rt_specifier AND next_instruction.rt_specifier = next_instruction.rs1_specifier) instruction.known_match = TRUE ELSIF instruction = LWZ OR instruction = LD THEN --no need to test first instruction because pattern for first already performed exhaustive test instruction.candidate_for_2nd = TRUE END IF ``` In the above logic, when the 'ADDIS' and 'LWZ' instructions are utilizing the same target registers, and the first source register of the load ('LWZ' or 'LD') instruction matches that target, then displacement fusion is possible and the 'ADDIS' and 'LWZ' instructions should be grouped in a 20 same instruction decode group. If both instructions are in the same cache sector, subline, cache line, or other predecode group, these properties may be fully checked during predecode, and a fully analyzed DTIO candidate sequence may be such, e.g., with an exemplary 25 marked 'instruction.known\_match=TRUE'. When the 'ADDIS' instruction is the last instruction before a cache boundary, the 'ADDIS' instruction is marked as a first instruction candidate ('instruction.candidate\_for\_1st=TRUE'). When an 'LWZ' or 'LD' instruction is not a first instruction after <sup>30</sup> a cache boundary, no separate distinct testing is performed from the candidate sequence analysis testing shown in conjunction with the 'ADDIS' instruction. In at least one embodiment, the testing shown in conjunction with the 'ADDIS' instruction may be performed in conjunction with 35 an 'LWZ' or 'LD' instruction. When an 'LWZ' instruction or an 'LD' instruction is the first instruction encountered following the cache boundary, the instruction is marked as a second instruction of a DTIO sequence candidate. Exemplary logic for implementing predecoding using a shared indicator for known candidate sequences and predictive candidate sequence may take the following form with predicted and known sequences encoded using the 'instruction.candidate\_for\_1<sup>st</sup>' and 'instruction.candidate\_for\_2<sup>nd</sup>' property to detect either a 45 first known or second predicted sequence: ``` instruction.candidate__for__1st = FALSE instruction.candidate_for_2nd = FALSE IF instruction = ADDIS THEN IF (NOT next_instruction_available OR ((next_instruction = LWZ or next_instruction = LD) AND next_instruction.rs1_specifier = instruction.rt_specifier AND next_instruction.rt_specifier = next_instruction.rs1_specifier)) instruction.candidate__for__1st = TRUE ELSE instruction.candidate__for__1st = FALSE ELSIF instruction = LWZ OR instruction = LD THEN --no need to test first instruction because pattern for first already performed exhaustive instruction.candidate_for_2nd = TRUE END IF ``` In the above logic, if a next instruction is not available 65 (i.e., the 'ADDIS' instruction is the last instruction before a cache boundary) or when the 'ADDIS' and one of a subse- quent 'LWZ' or 'LD' instructions are utilizing the same registers and 'LWZ' or 'LD' is the next instruction, the instruction corresponding to the 'ADDIS' instruction is marked instruction candidate first (instruction.candidate\_for\_1st=TRUE), and the 'LWZ' or 'LD' instruction is later marked as a second instruction candidate (instruction.candidate\_for\_2nd=TRUE). In accordance with this exemplary embodiment, when both a first 'ADDIS' and a second load ('LWZ' or 'LD') instruction is available, the instruction corresponding to the 'ADDIS' instruction is only marked as a candidate when the DTIO sequence meets all requirements for a DTIO candidate and the instruction is otherwise marked as not being a candidate, causing a subsequent test (e.g., block 748 of FIG. 7A) to fail and indicate the absence of a sequence. Exemplary logic for implementing predecode using a shared indicator with partial co-analysis may take the following form: Logic for instruction group formation using two bits for a class may take the following form: ``` instruction.candidate__for__1st__class = 00 instruction.candidate__for__2nd__class = 00 IF instruction = ADDIS THEN IF (NOT next_instruction_available OR ((next_instruction = LWZ AND next_instruction = LD) AND next_instruction.rs1_specifier = instruction.rt_specifier AND next_instruction.rt_specifier target = next_instruction.rs1_specifier) instruction.candidate_for_1st class = 01 ELSIF instruction = EXTSW THEN IF (NOT next_instruction_available OR (next_instruction = SLDI AND next_instruction.rs1_specifier = instruction.rt_specifier AND next_instruction.rt_specifier target = next_instruction.rs1_specifier) instruction.candidate__for__1st class = 10 ELSIF instruction = LWZ OR instruction = LD THEN instruction.candidate_for_2nd class = 01 50 ELSIF instruction = SLDI THEN instruction.candidate__for__2nd class = 10 ELSIF ... <test for more DTIO candidate sequences, e.g., using class 11 to encode> END IF ``` Logic for group formation may take the following form: ``` IF i0.candidate__for__1st__class AND i1.candidate__for__2nd__class AND i0.candidate__for__1st__class = i1.candidate__for__2nd class THEN start new group at i0 to group i0, i1 ELSE continue current group formation pattern ``` The above-described boundary approach may be practiced in conjunction with virtually any other approach. For example, the above-described boundary approach may be implemented in conjunction with feedback. As one example, feedback of group formation success into predecode bits may take the following form: IF group was combined because (i0.candidate\_for\_1st AND i1.candidate\_for\_2nd AND i0.code = i1.code; or due to class match, or another equivalent condition in accordance with the teachings herein) THEN IF decode determines that DTIO cannot be performed update DTIO candidate characteristic property stored corresponding to instructions i0 and/or i1 to no longer identify at least one of i0 and/or i1 as a candidate, e.g., i0.candidate\_for\_1st =0 and i1.candidate\_for\_2nd =0. With reference to FIG. 7D, an instruction sequence 700 is illustrated that includes a number of cache sectors 702, 704, 15 706, and 708. A cache boundary 720 is indicated between sectors 702 and 704. Similarly, a cache boundary 722 is indicated between sectors 704 and 706 and a cache boundary 724 is indicated between sectors 706 and 708. A last instruction in cache sector 702 is indicated to be a first 20 instruction candidate and a first instruction in cache sector 704 is also indicated to be a first instruction candidate. As such, group formation unit 206 will not form an instruction pair 710 across boundary 720 using the last instruction in cache sector 702 and the first instruction in cache sector 704. Similarly, a last instruction in cache sector 704 is indicated to be a second instruction candidate and a first instruction in cache sector 706 is also indicated to be a second instruction candidate. In this case, group formation unit 206 also will not form an instruction pair 712 across boundary 722 using 30 the last instruction in cache sector 704 and the first instruction in cache sector 706. However, as a last instruction in cache sector 706 is indicated to be a first instruction candidate and a first instruction in cache sector 708 is indicated to be a second instruction candidate, group formation unit **206** 35 may form an instruction pair 714 across boundary 724 using the last instruction in cache sector 706 and the first instruction in cache sector 708. With reference to FIG. 8, an instruction sequence 800 includes instructions 802, 804, 806, and 808 each of which 40 include an indicator 810 and an indicator 812, according to one embodiment of the present disclosure. In one embodiment, indicator 810 is set to a one to indicate that a next instruction in an instruction sequence should be grouped with an immediately preceding instruction in the instruction 45 sequence that has indicator 810 set to one. Indicator 812 indicates either a zero or a one. In one embodiment, when indicator **812** is cleared to a zero, a first instruction candidate is indicated. When indicator **812** is set to a one, a second instruction candidate is indicated. In one embodiment, when 50 indicator 810 is set to a one, indicator 812 is ignored, as predecode unit 202 has already fully analyzed an instruction pair and indicated that the instruction pair should be grouped by setting indicator 810 to a one. In instruction sequence **800**, instructions **802** and **804** should be grouped together as 55 predecode unit 202 has fully analyzed instructions 802 and 804 and indicated (by setting indicator 810 to a one) that properties of instructions 802 and 804 are compatible. In instruction sequence 800, instructions 806 and 808 are in different cache sectors, as indicated by boundary 820. As 60 predecode unit 202 is not able to determine whether instructions 806 and 808 are compatible using full analysis, predecode unit 202 has cleared indicator 810 for both instructions 806 and 808. However, predecode unit 202 has indicated that instruction 806 is a first instruction candidate 65 (by clearing indicator 812 for instruction 806) and has indicated that instruction 808 is a second instruction candi- **26** date (by setting indicator 812 to one for instruction 808). In this case, group formation unit 206 can determine that instructions 806 and 808 should be grouped together based on the partial analysis of instructions 806 and 808 by predecode unit 202. With reference to FIG. 9, an exemplary process 900 is illustrated that is executed by processor 102, for example, each time a new instruction sequence is received by predecode unit 202. Process 900 is initiated in block 902, at which point control transfers to block 904. In block 904, predecode unit 202 begins full instruction analysis to determine what instructions can be grouped and marks the instruction, for example, according to FIG. 8. Next, in decision block 906, predecode unit 202 determines whether a next instruction is a last instruction in a cache sector (i.e., whether a cache boundary has been reached). In response to the next instruction not corresponding to a last instruction in a cache sector, control transfers to block 904 where full instruction analysis is continued. In response to the next instruction corresponding to a last instruction in a cache sector in block 906, control transfers to block 908 where predecode unit 202 performs partial instruction analysis of the last instruction in the cache sector. That is, predecode unit **202** determines whether an instruction is a first instruction candidate. Next, in decision block 910, predecode unit 202 determines whether another sector is available for analysis. If another sector is not available for analysis in block 910, control transfers to block 914 where process 900 terminates. If another sector is available for analysis in block 910, control transfers to block 912, where predecode unit 202 performs partial analysis of the first instruction in a next sector. That is, predecode unit 202 determines whether the first instruction in the next cache sector is a second instruction candidate. From block 912 control returns to block 904. Accordingly, techniques have been disclosed herein that advantageously identify instructions for decode-time instruction optimization grouping based on cache boundaries. The present invention may be a system, a method, and/or a computer program product. The computer program product may include a computer readable storage medium (or media) having computer readable program instructions thereon for causing a processor to carry out aspects of the present invention. The computer readable storage medium can be a tangible device that can retain and store instructions for use by an instruction execution device. The computer readable storage medium may be, for example, but is not limited to, an electronic storage device, a magnetic storage device, an optical storage device, an electromagnetic storage device, a semiconductor storage device, or any suitable combination of the foregoing. A non-exhaustive list of more specific examples of the computer readable storage medium includes the following: a portable computer diskette, a hard disk, a random access memory (RAM), a read-only memory (ROM), an erasable programmable read-only memory (EPROM or Flash memory), a static random access memory (SRAM), a portable compact disc read-only memory (CD-ROM), a digital versatile disk (DVD), a memory stick, a floppy disk, a mechanically encoded device such as punchcards or raised structures in a groove having instructions recorded thereon, and any suitable combination of the foregoing. A computer readable storage medium, as used herein, is not to be construed as being transitory signals per se, such as radio waves or other freely propagating electromagnetic waves, electromagnetic waves propagating through a wave- guide or other transmission media (e.g., light pulses passing through a fiber-optic cable), or electrical signals transmitted through a wire. Computer readable program instructions described herein can be downloaded to respective computing/processing 5 devices from a computer readable storage medium or to an external computer or external storage device via a network, for example, the Internet, a local area network, a wide area network and/or a wireless network. The network may comprise copper transmission cables, optical transmission fibers, wireless transmission, routers, firewalls, switches, gateway computers and/or edge servers. A network adapter card or network interface in each computing/processing device receives computer readable program instructions from the network and forwards the computer readable program 15 instructions for storage in a computer readable storage medium within the respective computing/processing device. Computer readable program instructions for carrying out operations of the present invention may be assembler instructions, instruction-set-architecture (ISA) instructions, 20 machine instructions, machine dependent instructions, microcode, firmware instructions, state-setting data, or either source code or object code written in any combination of one or more programming languages, including an object oriented programming language such as Smalltalk, C++ or 25 the like, and conventional procedural programming languages, such as the "C" programming language or similar programming languages. The computer readable program instructions may execute entirely on the user's computer, partly on the user's computer, as a stand-alone software 30 package, partly on the user's computer and partly on a remote computer or entirely on the remote computer or server. In the latter scenario, the remote computer may be connected to the user's computer through any type of network, including a local area network (LAN) or a wide 35 area network (WAN), or the connection may be made to an external computer (for example, through the Internet using an Internet Service Provider). In some embodiments, electronic circuitry including, for example, programmable logic circuitry, field-programmable gate arrays (FPGA), or pro- 40 grammable logic arrays (PLA) may execute the computer readable program instructions by utilizing state information of the computer readable program instructions to personalize the electronic circuitry, in order to perform aspects of the present invention. Aspects of the present invention are described herein with reference to flowchart illustrations and/or block diagrams of methods, apparatus (systems), and computer program products according to embodiments of the invention. It will be understood that each block of the flowchart illustrations 50 and/or block diagrams, and combinations of blocks in the flowchart illustrations and/or block diagrams, can be implemented by computer readable program instructions. These computer readable program instructions may be provided to a processor of a general purpose computer, 55 special purpose computer, or other programmable data processing apparatus to produce a machine, such that the instructions, which execute via the processor of the computer or other programmable data processing apparatus, create means for implementing the functions/acts specified 60 in the flowchart and/or block diagram block or blocks. These computer readable program instructions may also be stored in a computer readable storage medium that can direct a computer, a programmable data processing apparatus, and/or other devices to function in a particular manner, such that 65 the computer readable storage medium having instructions stored therein comprises an article of manufacture including 28 instructions which implement aspects of the function/act specified in the flowchart and/or block diagram block or blocks. The computer readable program instructions may also be loaded onto a computer, other programmable data processing apparatus, or other device to cause a series of operational steps to be performed on the computer, other programmable apparatus or other device to produce a computer implemented process, such that the instructions which execute on the computer, other programmable apparatus, or other device implement the functions/acts specified in the flow-chart and/or block diagram block or blocks. The flowchart and block diagrams in the Figures illustrate the architecture, functionality, and operation of possible implementations of systems, methods, and computer program products according to various embodiments of the present invention. In this regard, each block in the flowchart or block diagrams may represent a module, segment, or portion of instructions, which comprises one or more executable instructions for implementing the specified logical function(s). In some alternative implementations, the functions noted in the block may occur out of the order noted in the figures. For example, two blocks shown in succession may, in fact, be executed substantially concurrently, or the blocks may sometimes be executed in the reverse order, depending upon the functionality involved. It will also be noted that each block of the block diagrams and/or flowchart illustration, and combinations of blocks in the block diagrams and/or flowchart illustration, can be implemented by special purpose hardware-based systems that perform the specified functions or acts or carry out combinations of special purpose hardware and computer instructions. While the invention has been described with reference to exemplary embodiments, it will be understood by those skilled in the art that various changes may be made and equivalents may be substituted for elements thereof without departing from the scope of the invention. In addition, many modifications may be made to adapt a particular system, device or component thereof to the teachings of the invention without departing from the essential scope thereof. Therefore, it is intended that the invention not be limited to the particular embodiments disclosed for carrying out this invention, but that the invention will include all embodiments falling within the scope of the appended claims. 45 Moreover, the use of the terms first, second, etc. do not denote any order or importance, but rather the terms first, second, etc. are used to distinguish one element from another. The terminology used herein is for the purpose of describing particular embodiments only and is not intended to be limiting of the invention. As used herein, the singular forms "a", "an" and "the" are intended to include the plural forms as well, unless the context clearly indicates otherwise. It will be further understood that the terms "comprises" and/or "comprising," when used in this specification, specify the presence of stated features, integers, steps, operations, elements, and/or components, but do not preclude the presence or addition of one or more other features, integers, steps, operations, elements, components, and/or groups thereof. The corresponding structures, materials, acts, and equivalents of all means or step plus function elements in the claims below, if any, are intended to include any structure, material, or act for performing the function in combination with other claimed elements as specifically claimed. The description of the present invention has been presented for purposes of illustration and description, but is not intended to be exhaustive or limited to the invention in the form disclosed. Many modifications and variations will be apparent to those of ordinary skill in the art without departing from the scope and spirit of the invention. The embodiments were chosen and described in order to best explain the principles of the invention and the practical application, and 5 to enable others of ordinary skill in the art to understand the invention for various embodiments with various modifications as are suited to the particular use contemplated. What is claimed is: - 1. A method of processing instructions in a processor core, 10 the method comprising: - examining, by predecode logic, instructions in an instruction stream of a processor to determine properties of the instructions; - in response to an instruction in the instruction stream 15 being a boundary instruction that is a last instruction before a cache boundary, determining, using the predecode logic, a last property of the last instruction; - in response to another instruction in the instruction stream being a boundary instruction that is a first instruction 20 after the cache boundary, determining, using the predecode logic, a first property of the first instruction; and - indicating, using the predecode logic, the last property of the last instruction and the first property of the first instruction to facilitate decode-time instruction optimi- 25 zation grouping of the last instruction and the first instruction in a single decode-time instruction optimization group. - 2. The method of claim 1, further comprising: - in response to an instruction in the instruction stream not 30 being a boundary instruction, indicating, using the predecode logic, whether adjacent ones of the instructions should be grouped in a same decode-time instruction optimization group based on the properties. - 3. The method of claim 1, further comprising: - grouping, using grouping logic, the last instruction and the first instruction in the single decode-time instruction optimization group in response to the first and last properties being compatible. 4. The method of claim 1, wherein the properties are indicated by fewer instruction bits than is required for a full instruction compare. - 5. The method of claim 1, wherein the properties are associated with instruction classes and each instruction class property indicates whether a given one of the instructions is associated with one of a plurality of instruction sequences constituting an instruction class. - 6. The method of claim 1, further comprising determining whether the instruction sequence to be contained within a single instruction group can be entirely contained within a present instruction group; - in response to determining the instruction sequence can be contained within the present instruction group, adding the instructions of the instruction sequence to the present instruction group; - in response to determining the instruction sequence cannot be contained within the present instruction group, ending the present instruction group and starting a new instruction group; and - adding the instructions of the instruction sequence to the new instruction group. - 7. The method of claim 1, wherein the properties are associated with instruction registers. - 8. The method of claim 1, wherein the properties are associated with instruction registers and instruction classes. - 9. The method of claim 1, wherein the cache boundary is a cache sector boundary or a cache line boundary. - 10. The method of claim 1, further comprising: - grouping, using grouping logic, the last instruction and the first instruction in the single decode-time instruction optimization group in response to the first and last properties being compatible and a feedback value generated by a feedback function indicating the single decode-time instruction optimization group has been historically beneficial in improving performance of the processor. \* \* \* \*